This application claims priority under 35 U.S.C. §119 from Korean Patent Application No. 10-2010-0044498, filed on May 12, 2010, in the Korean Intellectual Property Office, the disclosure of which is incorporated herein in its entirety by reference.
1. Field of the General Inventive Concept
The general inventive concept relates to a semiconductor chip and a semiconductor package including the same. More particularly, the general inventive concept relates to a semiconductor chip in which redistribution interconnects are implemented by shorting pseudo bumps arranged on a passivation film, and a semiconductor package and a system each including the semiconductor chip.
2. Description of the Related Art
Flip-chip bonding is widely used since it ensures that chips have a low resistance and a low inductance and provides excellent power and ground characteristics, as compared to wire bonding. Furthermore, flip-chip bonding enables designing of a pad layout with a high degree of freedom, and integration of a large number of terminals per a given area. Thus, flip-chips are used to fabricate high-speed semiconductor devices. In addition, redistribution interconnects are used in order to further enhance power/ground characteristics of flip-chips. However, general redistribution processes involve additional photolithography and plating processes, and thus increase processing time and costs.
The general inventive concept provides a semiconductor chip including redistribution interconnect configurations including semiconductor packages and systems each including the semiconductor chip.
The general inventive concept also provides a semiconductor package and a system each including the semiconductor chip including a redistribution interconnect that may be implemented.
Additional features and utilities of the present general inventive concept will be set forth in part in the description which follows and, in part, will be obvious from the description, or may be learned by practice of the general inventive concept.
The foregoing and/or other aspects and utilities of the present general inventive concept may be achieved by providing a semiconductor chip including a semiconductor substrate, a passivation film disposed on the semiconductor substrate, and a plurality of pseudo bumps disposed on the passivation film, wherein the plurality of pseudo bumps are directly connected to each other to form at least one redistribution interconnect.
The plurality of pseudo bumps may each include a first under bump metallurgy (UBM) layer disposed on the passivation film, and a first solder layer disposed on the first UBM layer, and a plurality of first UBM layers have intervals therebetween, such that first solder layers are disposed to cover the plurality of first UBM layers and the intervals therebetween to directly connect adjacent first solder layers.
The plurality of pseudo bumps may each further include a conductive pillar disposed between the first UBM layer and the first solder layer.
The conductive pillar may have a convex upper surface having a larger height in a middle region than in edge regions thereof, so that the overlaying first solder layers may be connected directly to adjacent first solder layers when reflowed.
A height of the first solder layers may be greatest at the first UBM layers and smallest at the gaps between the first UBM layers. Thus, a molding member may also be injected between the semiconductor chip and a circuit board during the molding of a semiconductor package.
The semiconductor chip may further include an interconnect disposed in the semiconductor substrate, at least one pad electrically connected to the interconnect and exposed through at least one opening of the passivation film, and at least one through-bump disposed to be electrically connected to the pad through the at least one opening of the passivation film, wherein the at least one through-bump is directly connected to at least one of the pseudo bumps for redistribution interconnection. The at least one through-bump may each include a second UBM layer disposed on the at least one pad, and a second solder layer disposed on the second UBM layer. The second UBM layer may be disposed separated from the plurality of first UBM layers, and may be directly connected to at least one of the plurality of first UBM layers.
A height and width of the second solder layer may be larger than those of the plurality of first solder layers. This may allow the pseudo bumps to be separated from a circuit board of a semiconductor package when being flip-chip-bonded to the circuit board.
A width of the second UBM layer may be larger than that of the plurality of first UBM layers. An interval between the second UBM layer and one of the first UBM layers adjacent to the second UBM layer may be smaller than the interval between adjacent first UBM layers. Accordingly, the through-bump may be formed to be larger than the pseudo bumps without performing an additional process.
The at least one through-bump may include first and second through-bumps to which an equal voltage is applied, and the first and second through-bumps may be electrically connected, for example, in parallel, via a redistribution interconnect formed by the plurality of pseudo bumps. A ground voltage or a power voltage may be applied to the interconnect via the first and second through-bumps, thus improving power/ground characteristics.
The semiconductor chip may further include at least one connection bump disposed on the passivation film and directly connected to at least one of the pseudo bumps. The at least one connection bump may be electrically connected to the at least one through-bump via a redistribution interconnect formed by the plurality of pseudo bumps. The at least one connection bump may include a third UBM layer disposed on the passivation film, and a third solder layer disposed on the third UBM layer. The third UBM layer may be disposed separated from the first UBM layer, and the third solder layer may be directly connected to at least one of the first solder layers. Thus, the degree of freedom in layout of the circuit board may become high.
A semiconductor package may include the semiconductor chip described above, and a circuit board to which the semiconductor chip is flip-chip-bonded.
A system may include the semiconductor package.
The foregoing and/or other aspects and utilities of the present general inventive concept may also be achieved by preparing a semiconductor substrate having at least one pad on an upper surface thereof, forming a passivation film on the upper surface of the semiconductor substrate 102 so as to expose the at least one pad, forming a UBM layer on the passivation film and the exposed pad, forming a photoresist pattern exposing regions of the UBM layer, forming solder layers on the exposed regions of the UBM layer through openings of the photoresist pattern, removing the photoresist pattern and etching the exposed UBM layer using the solder layers as etch masks, and reflowing the solder layers in such a manner that adjacent solder layers are directly connected to one another, resulting in a redistribution interconnect.
The foregoing and/or other aspects and utilities of the present general inventive concept may also be achieved by providing a semiconductor package including a semiconductor substrate, a plurality of first power bumps disposed on one side of the semiconductor substrate, the first power bumps electrically connected by a first plurality of pseudo bumps, a plurality of second power bumps different than the first power bumps disposed on another side of the semiconductor substrate, the second power bumps electrically connected by a second plurality of pseudo bumps, and the first plurality of pseudo bumps may form a shape on the semiconductor substrate and the second plurality of pseudo bumps may form an inverse of the shape on the semiconductor substrate.
The plurality of first power bumps and second power bumps may be disposed in two respective columns in a center region of the semiconductor substrate and disposed in edge portions of the semiconductor substrate separate from the center region.
The foregoing and/or other aspects and utilities of the present general inventive concept may also be achieved by providing system including a semiconductor chip including a control unit to execute instructions for the system, an input/output unit to receive external data or signals and output data or signals from the system, a memory unit to store instructions to be executed in the control unit; an interface unit to receive and output data while communicating with a network; and a bus to connect the control unit, the input/output unit, the memory unit, and the interface unit, and at least one of the control unit, memory unit or interface unit may include a semiconductor chip including a semiconductor substrate, a plurality of conductive pads formed within the semiconductor substrate, a passivation film disposed on the semiconductor substrate to cover the conductive pads, a plurality of through bumps disposed on the semiconductor substrate to penetrate the passivation film and establish electrical connection with the plurality of conductive pads, and a plurality of pseudo bumps disposed on the semiconductor substrate atop the passivation film and establishing electrical connection with the conductive pads via the through bumps.
These and other features and utilities of the general inventive concept will become apparent and more readily appreciated from the following description of the embodiments, taken in conjunction with the accompanying drawings in which:
Reference will now be made in detail to the embodiments of the present general inventive concept, examples of which are illustrated in the accompanying drawings, wherein like reference numerals refer to the like elements throughout. The embodiments are described below in order to explain the present general inventive concept while referring to the figures.
This general inventive concept may, however, be embodied in many different forms and should not be construed as limited to the exemplary embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the general inventive concept to those skilled in the art.
It will be understood that when an element or layer is referred to as being “on” another element or layer, the element or layer can be directly on another element or layer or intervening elements or layers. In contrast, when an element is referred to as being “directly on” another element or layer, there are no intervening elements or layers present. In the drawings, lengths and sizes of layers and regions may be exaggerated for clarity. Like reference numerals refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
The terms used herein are for the purpose of describing particular embodiments only and is not intended to be limiting of the general inventive concept. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, components, and/or groups thereof, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
It will be understood that, although the terms first, second, third, etc., may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms.
These terms are only used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present general inventive concept.
Embodiments of the general inventive concept are described herein with reference to schematic illustrations of idealized embodiments (and intermediate structures) of the general inventive concept. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments of the general inventive concept should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing.
Referring to
For example, the semiconductor substrate 102 may be a substrate including a semiconductor, such as silicon, silicon-germanium, or the like, an epitaxial layer, a Silicon On Insulator (SOI) layer, or a Semiconductor On Insulator (SeOI) layer. The semiconductor substrate 102 may include an integrated circuit (not illustrated) having at least one function selected from among a memory function, a logic function, a control function, and a processor function, according to the usage of the semiconductor chip 100a. The semiconductor substrate 102 may include an interconnect (not illustrated) that receives a signal from and outputs a signal to the integrated circuit and connects internal elements of the integrated circuit. The interconnect may be electrically connected to an external device or apparatus, or a printed circuit board (PCB) via a pad 104 disposed on an upper surface of the semiconductor substrate 102. Though the integrated circuit and the interconnect are not illustrated to avoid obscuring the scope of the present general inventive concept, such constructions will be obvious to one of ordinary skill in the art.
The passivation film 130 may be disposed on the upper surface of the semiconductor substrate 102 to protect the integrated circuit of the semiconductor substrate 102 from an impact or external factors, such as moisture, and to insulate the integrated circuit from external environment. The passivation film 130 may include a rigid material, such as a nitride film. A detailed description of the passivation film 130 will be provided later.
The pseudo bumps 120 are disposed on the passivation film 130. Each pseudo bump 120 is directly connected to adjacent pseudo bumps 120 to form at least one redistribution interconnect. The pseudo bumps 120 may include a material that is meltable in a reflow process, for example, a solder. Thus, the pseudo bumps 120, which are initially separated from one another, may melt in a reflow process, and thus be directly connected together. A detailed description of the pseudo bumps 120 will be provided later.
Pseudo bumps 120 are connected to each other above or external from the surface of the semiconductor substrate, and thus do not come into direct physical contact with any electrical layers or integrated circuitry formed within the substrate 102. The pseudo bumps may be dummy bumps that may be connected to power or ground bumps to distribute power connections to various areas of a semiconductor package and to help level out the physical structure of a semiconductor device package.
The semiconductor chip 100a may further include through-bumps 110. The through-bumps 110 are disposed in such a way as to be connected to the pad 104 of the semiconductor substrate 102 via an opening of the passivation film 130. The through-bumps 110, which are disposed on the pad 104, may function as an input/output terminal to input an external signal to the integrated circuit of the semiconductor substrate 102 and to output a signal from the integrated circuit. Referring to
Referring to
As illustrated in
In the current embodiment, the through-bumps 110 may have a width W1, and the pseudo bumps may have a width W2. The width W1 and the width W2 may be the same, as illustrated in
Referring to
A first passivation film 132 may be disposed on the upper surface of the semiconductor substrate 102. The first passivation film 132 may include an insulating film to protect the integrated circuit and the interconnect in the semiconductor substrate 102 from external factors. For example, the insulating film may include at least one material selected from the group consisting of silicon oxide, silicon nitride, and silicon oxynitride. For example, the first passivation film 132 may be formed of a silicon nitride film. Optionally, a second passivation film 134 may be disposed on the first passivation film 132. The second passivation film 134 may be an insulating film to enhance interfacial characteristics with respect to the overlaying pseudo bumps 120. For example, when the first passivation film 132 is a silicon nitride film, the second passivation film 134 may be a silicon oxide film. The first passivation film 132 and the second passivation film 134 may collectively be referred to as the passivation film 130. The passivation film 130 may be formed as a double layer, as illustrated in
A second under bump metallurgy (UBM) layer 145 may be formed on the pad 104. The second UBM layer 145 may be disposed to partially cover the passivation film 130 and the region of the pad 104 exposed by the passivation film 130, as illustrated in
Optionally, the second conductive pillar 146 may be disposed on the second UBM layer 145. The second conductive pillar 146 may be formed of a high-conductivity material, for example, copper. The second conductive pillar 146 may increase the height of the through-bumps 110, ensuring reliable connection between the pad 104 and an external device or apparatus. The second conductive pillar 146 may provide a base for a second solder layer 148 disposed thereon to flow down therefrom along sidewalls of the second conductive pillar 146 during a reflow process.
The second solder layer 148 may be disposed on the second UBM layer 145 or the second conductive pillar 146. The second solder layer 148 may be formed by curing a solder material that melted down during the reflow process. This will be described below in more detail. Thus, the second solder layer 148 may be formed of a reflowable material, for example, a lead (Pb)-containing solder, tin (Sn), or a lead-free solder alloyed with at least one of silver (Ag) and copper (Cu). When the semiconductor chip 100a is bonded to a circuit board by using flip-chip bonding, the second solder layer 148 may function as a terminal, for example, a solder ball, interconnecting the semiconductor chip 110a and the circuit board.
First UBM layers 155 may be disposed at an interval on the passivation film 130. The first UBM layers 155 may be arranged at such an interval that adjacent first solder layers 158 can be directly interconnected after being reflowed, as illustrated in
Similar to the second conductive pillar 146, the first conductive pillar 156 may be formed of a high-conductivity material, for example, copper, on the first UBM layer 155. The first conductive pillar 156 may be formed simultaneously with the second conductive pillar 146 in the same process. The first solder layers 158 may be disposed on the first conductive pillars 156. The first solder layers 158 may also be formed of the same material as that of the second solder layer 148. The first solder layers 158 may be formed simultaneously with the second solder layer 148 in the same process.
The first solder layers 158 may melt to flow in a reflow process. A solder material may become spherical, if used in an appropriate amount, due to surface tension when melted. However, if the amount of the solder material is increased, the solder material may not retain a spherical form and thus may flow down. As such, if the amount of the solder material used is too large to retain a spherical form on the first conductive pillars 156, which are separated at an interval, the first solder layers 158 may flow down over the gaps between adjacent first conductive pillars 156, and thus the first solder layers 158 may be connected to one another and to the second solder layer 148. However, the second and first solder layers 148 and 158 have a cohesiveness even when melted. Thus, a height h1 of the second and first solders layers 148 and 158 on the respective second and first UBM layers 145 and 155 may be greater than a height h2 of the second and first solders layers 148 and 158 in the gaps between the second and first UBM layers 145 and 155. Thus, the second and first solder layers 148 and 158 may have an uneven upper surface. Due to the uneven surface structures of the second and first solder layer 148 and 158, a molded underfill (MUF) process may be performed to fill a gap between the semiconductor chip 100a and the circuit board with a molding material. This will be described below in more detail. The flowability and viscosity of the second and first solder layers 148 and 158 may vary according to the temperature at which the reflow process is performed. Thus, the temperature of the reflow process may be varied to obtain the through-bumps 110 and the pseudo bumps 120 having a desired cross-sectional profile. For example, by increasing the temperature at which the reflow process is performed, the flowability of the second and first solder layers 148 and 158 may be increased.
Referring to
The semiconductor chip 100b of
The redistribution interconnect formed by the pseudo bumps 120 in the embodiment of
The redistribution interconnects formed by the pseudo bumps 120 may form paths having several different shapes. As illustrated in
As illustrated in
The semiconductor chip 100c of
As illustrated in
As illustrated in
The semiconductor chip 100d of
The second and first solder layers 148 and 158 are respectively disposed on the second and first conductive pillars 146a and 156a. Each of the second and first solder layers 148 and 158 are connected to adjacent second and first solder layers 148 and 158 by using a reflow process. In order to facilitate the flowing of a melt solder material down from the second and first conductive pillars 146 and 156a to the passivation film 130, the second and first conductive pillars 146a and 156a may have a height profile in which a height of edge regions 140a1 and 156a1 of the conductive pillars is smaller than that of a center regions 140a2 and 156a2 thereof. To this end, the second and first conductive pillars 146 and 156 of
The semiconductor chip 100e of
As illustrated in
When the semiconductor chip 100e is connected to a circuit board via the through-bumps 110b, the pseudo bumps 120 may not contact the circuit board, since the pseudo bumps 120 are smaller than the through-bumps 110b. Thus, electrical shorts and current leakage may be prevented. In addition, in a packaging process, a molding material may be injected also into the gap between the pseudo bumps 120 and the circuit board, ensuring secure molding.
The semiconductor chip 100f of
As illustrated in
Referring to
Though the current embodiment illustrates that the through-bumps 110 are disposed in a center region of the semiconductor chip 100g, aspects of the general inventive concept are not limited thereto.
The connection bumps 160 can function as terminals to connect the semiconductor chip 100g to an external device or apparatus, or a circuit board. The connection bumps 160 may each include a third UBM layer 165, a third conductive pillar 166, and a third solder layer 168. The third UBM layer 165 may include a third barrier layer 162 and a third seed layer 164. The connection bumps 160 may have substantially the same structure as the pseudo bumps 120. Similar to the through-bumps 110b of
The pseudo bumps 120 may function as redistribution interconnects to electrically connect the through-bumps 110 and connection bumps 160, respectively. Each pseudo bump 120 is directly connected to adjacent pseudo bumps 120 as in the embodiments described above. Thus, connection points to an external apparatus may be shifted from a center region to edge regions of the semiconductor chip 100g. In other words, a conductive path may be formed by connecting the pseudo bumps 120 to one another, thereby realizing a redistribution interconnect.
The embodiments illustrated in
Referring to
The circuit board 202 may include a pad 204 connected to the semiconductor chip 100a, and an insulating film 206 covering the circuit board 202 and having an opening exposing the pad 204. The circuit board 202 may also include a pad 208 and a solder ball 210 on a surface opposite to the surface having the pad 204, wherein the pad 208 is a connection point to connect to an external apparatus, and the solder ball 210 is attached to the pad 208. The circuit board 202 may be, for example, a printed circuit board (PCB), or another semiconductor chip. The circuit board 202 of
The molding member 220, which encapsulates the semiconductor chip 100a may also fix the semiconductor chip 100a to the circuit board 202. The molding member 220 may cover an upper surface and sides of semiconductor chip 100a and fill a space between the semiconductor chip 100a and circuit board 202 when a MUF process is used for molding.
As illustrated in
Though the semiconductor chip 100a of
Referring to
The control unit 310 may include at least one processor to execute instructions, for example, a microprocessor, a digital signal processor, or a microcontroller.
The input/output unit 320 may receive external data or signals and may output data or signals from the system 300. For example, the input/output unit 320 may include a keyboard, a keypad, or a display device. The memory unit 330 may store instructions to be executed in the control unit 310. The memory unit 330 may include any of various types of memory, for example, a DRAM, a flash memory, or the like. The interface unit 340 may receive and output data while communicating with a network.
In the system 300, at least one of the control unit 310, the memory unit 330, and the interface unit 340 may include any of the semiconductor chips 100a to 100g illustrated in
The system 300 may be a mobile system, for example, a PDA, a laptop computer, a web tablet, a wireless phone, a mobile phone, a digital music player, a memory card, or a data transmitter or receiver, or other electronic and computer devices known in the art to use semiconductor packages.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
As described above, a redistribution interconnect may be constructed on the passivation film 130 by using only general bumping processes, without performing an additional redistribution process including photolithography and plating processes. Thus, no extra costs and time may incur, since such additional processes are unnecessary.
The second and first conductive pillar 146a and 156a according to the embodiment illustrated in
While the general inventive concept has been particularly illustrated and described with reference to exemplary embodiments thereof, it will be understood that various changes in form and details may be made therein without departing from the spirit and scope of the following claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2010-0044498 | May 2010 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
6091318 | Lee et al. | Jul 2000 | A |
6232243 | Farnworth et al. | May 2001 | B1 |
6590295 | Liao et al. | Jul 2003 | B1 |
6638847 | Cheung et al. | Oct 2003 | B1 |
6653563 | Bohr | Nov 2003 | B2 |
6736306 | Byun et al. | May 2004 | B2 |
7242099 | Lin et al. | Jul 2007 | B2 |
7615865 | Kang et al. | Nov 2009 | B2 |
7642632 | Kang | Jan 2010 | B2 |
8026128 | Pendse | Sep 2011 | B2 |
8125068 | Lee | Feb 2012 | B2 |
8129840 | Jo et al. | Mar 2012 | B2 |
8178971 | Fujii | May 2012 | B2 |
8198131 | Weng et al. | Jun 2012 | B2 |
8222737 | Watanabe et al. | Jul 2012 | B2 |
20020141171 | Bohr | Oct 2002 | A1 |
20030092326 | Nishikawa et al. | May 2003 | A1 |
20030094631 | Akram et al. | May 2003 | A1 |
20040157363 | Yamaguchi | Aug 2004 | A1 |
20040266160 | Jao et al. | Dec 2004 | A1 |
20040266162 | Feng | Dec 2004 | A1 |
20050093153 | Liu | May 2005 | A1 |
20060076679 | Batchelor et al. | Apr 2006 | A1 |
20060170102 | Ko | Aug 2006 | A1 |
20060231949 | Park et al. | Oct 2006 | A1 |
20060286791 | Feng | Dec 2006 | A1 |
20070023924 | Funaki | Feb 2007 | A1 |
20070029673 | Yamaguchi | Feb 2007 | A1 |
20070052095 | Torii et al. | Mar 2007 | A1 |
20070111502 | Daubenspeck et al. | May 2007 | A1 |
20080032457 | McWilliams et al. | Feb 2008 | A1 |
20090045513 | Kim et al. | Feb 2009 | A1 |
20090196000 | Pang et al. | Aug 2009 | A1 |
20090236739 | Chen et al. | Sep 2009 | A1 |
20100013094 | Jo et al. | Jan 2010 | A1 |
20100038778 | Lee et al. | Feb 2010 | A1 |
20100099222 | Pendse et al. | Apr 2010 | A1 |
20100123217 | Poeppel et al. | May 2010 | A1 |
20100295179 | Watanabe et al. | Nov 2010 | A1 |
20100308442 | Naka et al. | Dec 2010 | A1 |
20100314756 | Lii et al. | Dec 2010 | A1 |
20110024905 | Lin et al. | Feb 2011 | A1 |
20110095418 | Lim et al. | Apr 2011 | A1 |
20110115074 | Hu et al. | May 2011 | A1 |
20110117700 | Weng et al. | May 2011 | A1 |
20110248399 | Pendse | Oct 2011 | A1 |
20110278717 | Pagaila et al. | Nov 2011 | A1 |
20110291275 | Lin et al. | Dec 2011 | A1 |
20110309500 | Pendse | Dec 2011 | A1 |
20120031659 | Tanno et al. | Feb 2012 | A1 |
20120104590 | Do et al. | May 2012 | A1 |
20120129333 | Yim et al. | May 2012 | A1 |
20120129334 | Chung et al. | May 2012 | A1 |
20120133043 | Pendse et al. | May 2012 | A1 |
20120193785 | Lin et al. | Aug 2012 | A1 |
20120211881 | Lin et al. | Aug 2012 | A9 |
20130043583 | Wu et al. | Feb 2013 | A1 |
Number | Date | Country |
---|---|---|
2000-243771 | Sep 2000 | JP |
2000-243898 | Sep 2000 | JP |
10-0825768 | Apr 2008 | KR |
Number | Date | Country | |
---|---|---|---|
20110283034 A1 | Nov 2011 | US |