The present invention relates to a semiconductor device and to a method for manufacturing same, and in particular the present invention relates to a semiconductor device in which a semiconductor chip is flip-chip mounted on both surfaces of a wiring board, and to a method for manufacturing same.
In recent years there have been proposals for semiconductor devices in which a plurality of semiconductor chips are flip-chip mounted on a rigid wiring board. For example, Patent Document 1 describes a semiconductor device of the type in which a semiconductor chip is flip-chip mounted on both surfaces of a wiring board. This makes it possible to achieve higher density packaging if the semiconductor chips are flip-chip mounted on both surfaces of the wiring board in this way.
Patent Document 1: JP 2006-210566 A
Patent Document 2: JP 2007-287906 A
Patent Document 3: JP 2010-103348 A
With the semiconductor device described in Patent Document 1, however, the semiconductor chip and an external terminal are disposed on the same plane (rear surface) of the wiring board, so the difference in height (“stand-off”) between the rear surface of the semiconductor chip and the tip end of the external terminal is very small. This leads to the problem of difficulty in mounting on the surface of a substrate which is uneven. The surface of a lower-side package of a semiconductor device having a Package-on-Package (PoP) structure corresponds to the surface of a substrate which is uneven, for example. It would therefore be difficult to use the semiconductor device described in Patent Document 1 as an upper-side package in a semiconductor device having a PoP structure.
In order to solve this kind of problem, a method in which conductive posts are made to project from a wiring board has been considered, as in the semiconductor device described in Patent Document 2. However, if conductive posts are made to project from a wiring board, the stand-off becomes excessive because of the structure of the lower-side package and the overall thickness may be increased more than necessary. Furthermore, the semiconductor device described in Patent Document 2 is not a device in which semiconductor chips are mounted on both surfaces of a wiring board or flip-chip mounting is performed, so it is unclear how to apply it to a semiconductor device of the type in which semiconductor chips are flip-chip mounted on both surfaces of a wiring board.
Furthermore, although Patent Document 3 does not relate to a semiconductor device in which a semiconductor chip is flip-chip mounted, that document describes a structure in which semiconductor chips are mounted on both surfaces of a wiring board and covered by a sealing resin, and the wiring board and an external terminal are connected by way of a through-hole conductor provided running through the sealing resin. When semiconductor chips are flip-chip mounted on a wiring board, however, a process is required in which the semiconductor chips are pressed against the wiring board while a load and ultrasound are applied, but the semiconductor device described in Patent Document 3 employs wire bonding, and therefore problems specific to flip-chip mounting, e.g. problems such as deformation of the wiring board caused by application of load and ultrasound, do not arise.
A semiconductor device according to the present invention is characterized in that it comprises: a wiring board having a plurality of first connection pads formed on a first surface, a plurality of second connection pads formed on a second surface, and a plurality of lands which are disposed on the second surface and are electrically connected to the first or second connection pads; a first semiconductor chip having a first surface defined by opposing first and second ends and opposing third and fourth ends, and a plurality of first bump electrodes which are disposed along the first and second ends on the first surface, said first semiconductor chip being mounted on the first surface of the wiring board in such a way that the plurality of first bump electrodes are connected to the plurality of first connection pads; a first sealing resin which is formed on the first surface of the wiring board in such a way as to cover the first semiconductor chip; a second semiconductor chip having a first surface defined by opposing first and second ends and opposing third and fourth ends, and a plurality of second bump electrodes which are disposed along the first and second ends on the first surface, said second semiconductor chip being mounted on the second surface of the wiring board in such a way that the plurality of second bump electrodes are connected to the plurality of second connection pads and in such a way that the first and second ends of the second semiconductor chip are disposed parallel to the third and fourth ends of the first semiconductor chip; a second sealing resin which is formed on the second surface of the wiring board in such a way as to cover the second semiconductor chip; a plurality of conductive posts which are provided running through the second sealing resin and are connected at a first end to each of the plurality of corresponding lands while a second end thereof is exposed from the second sealing resin; and a plurality of solder balls which are mounted at the second end of the plurality of conductive posts.
A method for manufacturing a semiconductor device according to the present invention is characterized in that it comprises the following steps: a step in which a plurality of first connection pads are formed on a first surface of a wiring board, and a plurality of second connection pads, a plurality of lands which are electrically connected to the first or second connection pads, and a plurality of conductive posts which are connected at a first end to each of the corresponding plurality of lands, are formed on a second surface of the wiring board; a step in which a first semiconductor chip having a first surface defined by opposing first and second ends and opposing third and fourth ends, and a plurality of first bump electrodes disposed along the first and second ends of the first surface is mounted on the first surface of the wiring board in such a way that the plurality of first bump electrodes are connected to the plurality of first connection pads; a step in which a second semiconductor chip having a first surface defined by opposing first and second ends and opposing third and fourth ends, and a plurality of second bump electrodes disposed along the first and second ends of the first surface is mounted on the second surface of the wiring board in such a way that the plurality of second bump electrodes are connected to the plurality of second connection pads and in such a way that the first and second ends of the second semiconductor chip are disposed parallel to the third and fourth ends of the first semiconductor chip; a step in which first and second sealing resins are formed on the first and second surfaces, respectively, of the wiring board in such a way as to cover the first and second semiconductor chips; a step in which the second sealing resin is ground in such a way that a second end of the plurality of conductive posts is exposed; and a step in which a plurality of solder balls are mounted at the second end of the plurality of conductive posts.
According to the present invention, solder balls are mounted at a second end of conductive posts which run through sealing resin, and therefore it is possible to maintain adequate stand-off Moreover, the mounting directions of two semiconductor chips mounted on both surfaces of a wiring board are offset from each other by 90°, so there is no localized clustering in the layout of the wiring pattern on the wiring board and there is a greater degree of freedom in the layout. Moreover, the location where a load is concentrated when the semiconductor chips are mounted on the wiring board using a bonding tool is held by means of a stage, so deformation occurring in the wiring board can be prevented.
[
[
[
[
[
[
[
[
[
[
[
[
[
[
[
[
[
[
Preferred modes of embodiment of the present invention will be described in detail below with reference to the appended drawings.
As shown in
As shown in
As shown in
The semiconductor chips 10, 20 thus have an edge pad structure in which the bump electrodes 12, 22 are formed along the short sides thereof, and the semiconductor chips 10, 20 are mounted on the wiring board 30 rotated through 90° from each other. That is to say, the long sides L11, L12 of the semiconductor chip 10 and the short sides L21, L22 of the semiconductor chip 20 are disposed parallel to one another, while the short sides L13, L14 of the semiconductor chip 10 and the long sides L23, L24 of the semiconductor chip 20 are disposed parallel to one another. As a result, the bump electrodes 12 of the semiconductor chip 10 are located in a different region in plan view from the mounting position of the semiconductor chip 20, and the bump electrodes 22 of the semiconductor chip 20 are located in a different region in plan view from the mounting position of the semiconductor chip 10.
The base material of the wiring board 30 is a rigid insulating substrate 31 which is formed by impregnating a core material such as a glass cloth with an epoxy resin or the like; the semiconductor chip 10 is flip-chip mounted on a first surface 32 thereof, and the semiconductor chip 20 is flip-chip mounted on a second surface 33 thereof The thickness of the insulating substrate 31 may be set at around 90 μm, although there is no particular limitation. A plurality of wiring patterns 41 and first and second insulating films 51, 52 for covering same are provided on the first surface 32 of the insulating substrate 31. A plurality of wiring patterns 42 and third and fourth insulating films 53, 54 for covering same are likewise provided on the second surface 33 of the insulating substrate 31. It is possible to use what is known as a solder resist for the insulating films 51-54. The insulating film 52 is preferably thinner than the insulating film 51, and the insulating film 54 is likewise preferably thinner than the insulating film 53, although this is not particularly limiting.
As shown in
The gap between the semiconductor chip 10 and the insulating film 52 is filled with an underfill material 61. Here, a space may be reliably maintained between the semiconductor chip 10 and the insulating film 52 provided that the insulating film 52 is thin, and it is possible to prevent connection defects etc. caused by interference between the semiconductor chip 10 and the insulating film 52. Furthermore, the first surface 32 of the insulating substrate 31 which is uneven due to the presence of the wiring patterns 41 is rendered planar by the insulating film 52, so it is also possible to ensure fluidity when the underfill material 61 is charged. In addition, the rigidity of the wiring board 30 is enhanced if the insulating film 51 is thicker than the insulating film 52, and this facilitates handling.
As shown in
The gap between the semiconductor chip 20 and the insulating film 54 is filled with an underfill material 62. Here, a space may be reliably maintained between the semiconductor chip 20 and the insulating film 54 provided that the insulating film 54 is thin, and it is possible to prevent connection defects etc. caused by interference between the semiconductor chip 20 and the insulating film 54. Furthermore, the second surface 33 of the insulating substrate 31 which is uneven due to the presence of the wiring patterns 42 is rendered planar by the insulating film 54, so it is also possible to ensure fluidity when the underfill material 62 is charged. In addition, the rigidity of the wiring board 30 is enhanced if the insulating film 53 is thicker than the insulating film 54, and this facilitates handling.
Furthermore, the first surface 32 of the insulating substrate 31 is sealed by means of a first sealing resin 71 in such a way that the rear surface and the side surfaces of the semiconductor chip 10 are covered. The second surface 33 of the insulating substrate 31 is likewise sealed by means of a second sealing resin 72 in such a way that the rear surface and the side surfaces of the semiconductor chip 20 are covered. The sealing resins 71, 72 comprise a heat-curable epoxy resin or the like, although this is not particularly limiting.
A plurality of lands 42b which are electrically connected to the connection pads 41a or 42a are further provided on the second surface 33 of the insulating substrate 31. The lands 42b constitute part of the wiring patterns 42 and comprise a portion which is exposed from the insulating film 53. The lands 42b and the connection pads 41a are connected by way of through-hole conductors 43 which are provided running through the insulating substrate 31. The lands 42b are arranged in two rows along the sides L31-L34 of the wiring board 30 in such a way as to surround the connection pads 42a, although this is not particularly limiting.
As shown in
According to this configuration, the bump electrodes 12, 22 of the semiconductor chips 10, 20 are both electrically connected to the solder balls 45 by way of the conductive posts 44. The solder balls 45 constitute terminals for connecting the semiconductor device 100 according to this mode of embodiment to an external device; if the semiconductor device 100 according to this mode of embodiment is mounted directly on a motherboard or a module substrate etc., the solder balls 45 are connected to lands provided on the motherboard or module substrate. Furthermore, when a semiconductor device having a Package-on-Package (PoP) structure is constructed using the semiconductor device 100 according to this mode of embodiment, the solder balls 45 are connected to lands 81 provided on the upper surface of another package 80, as shown in
The package 80 shown in
Bump electrodes 84a of the semiconductor chip 84 are connected to connection pads 85, and are connected to the lands 81 by way of a wiring pattern (not depicted), while also being connected to the solder balls 83 by way of through-hole conductors 86 and lands 87. The gap between the semiconductor chip 84 and the wiring board 82 is filled with an underfill material 88.
In the semiconductor device having a PoP structure shown in
Furthermore, there is no need to increase the size of the solder balls 45 in order to enlarge the stand-off, as in Patent Document 1, so it is also possible to arrange a large number of solder balls 45 at a narrow pitch. In addition, the conductive posts 44 are not made to project, as in Patent Document 2, so the stand-off is not excessive either.
Moreover, the semiconductor device 100 according to this mode of embodiment is such that the first surface 32 of the wiring board 30 is covered by the sealing resin 71 while the second surface 33 thereof is covered by the sealing resin 72, so the vertical structure seen from the wiring board 30 is substantially symmetrical. As a result, it is also possible to achieve an advantage in that the semiconductor device 100 is unlikely to warp due to changes in temperature.
In addition, in the present mode of embodiment, the semiconductor chips 10, 20 are mounted on the wiring board 30 with an offset of 90° from each other, so the bump electrodes 12 of the semiconductor chip 10 can be connected at a short distance from the solder balls 45 in the regions A shown in
A method for manufacturing the semiconductor device 100 according to this mode of embodiment will be described next.
As shown in
A plurality of conductive posts 44 connected to the lands 42b are formed. There is no particular limitation as to the method for forming the conductive posts 44, but an electrolytic plating method is preferably used. According to one example, the conductive posts 44 may be formed by forming a resist mask on the insulating films 53, 54, then forming through-holes at locations corresponding to the lands 42b in order to expose the lands 42b, and then subjecting the exposed lands 42b to electrolytic plating.
Next, as shown in
Next, as shown in
a)-(c) are diagrams to illustrate the method for flip-chip mounting the semiconductor chip 10 on the first surface 32 of the insulating substrate 31.
First of all, as shown in
As shown in
Next, as shown in
As shown in
The sealing resin 72 is thus ground until the tip ends 44a of the conductive posts 44 are exposed in the steps for manufacturing the semiconductor device 100 according to this mode of embodiment, so it is possible to reduce the overall thickness. Moreover, the semiconductor chips 10, 20 having the bump electrodes 12, 22 provided along the short sides thereof are mounted at an angle of 90° with respect to each other, so there is no deformation etc. of the wiring board 30 and it is possible to mount the semiconductor chips 10, 20 under the correct conditions.
It should be noted that the steps for manufacturing the semiconductor device 100 are not limited to the sequence described above, and the order of some of the steps may be changed. For example, after the steps shown in
A second mode of embodiment of the present invention will be described next.
As shown in
The semiconductor device 200 according to this mode of embodiment makes it possible to achieve the same advantages as those of the semiconductor device 100 according to the first mode of embodiment and it is also possible to reduce the overall thickness. Furthermore, the sealing resin 71 which readily undergoes cure shrinkage is thinner than the sealing resin 72, so it is also possible to prevent warping of the wiring board 30 caused by a difference in cure shrinkage.
The semiconductor device 200 according to this mode of embodiment may be manufactured by grinding the surface of the sealing resin 71 until the rear surface 10a of the semiconductor chip 10 is exposed, after the step shown in
Preferred modes of embodiment of the present invention have been described above, but the present invention is not limited to these modes of embodiment and various modifications may be made within a scope that does not depart from the essential point of the present invention, and it goes without saying that any such modifications are also included in the scope of the present invention.
For example, in the first and second modes of embodiment, a wiring board 30 comprising a rigid insulating substrate 31 is used, but it is equally possible to use a flexible insulating substrate comprising polyimide or the like, instead of a rigid insulating substrate. In addition, the present invention may also be applied to a semiconductor device having a redistribution layer (RDL) structure which does not employ an insulating substrate.
Furthermore, in the manufacturing steps shown in
10, 20 . . . Semiconductor chip
10
a . . . Rear surface of semiconductor chip
11, 21 . . . Pad electrode
12, 22 . . . Bump electrode
13, 23 . . . Solder layer
30 . . . Wiring board
31 . . . Insulating substrate
31X . . . Base material
32 . . . First surface
33 . . . Second surface
41, 42 . . . Wiring pattern
41
a,
42
a . . . Connection pad
42
b . . . Land
43 . . . Through-hole conductor
44 . . . Conductive post
44
a . . . Tip end of conductive post
45 . . . Solder hole
51-54 . . . Insulating film
51
a,
53
a . . . Opening
61, 62 . . . Underfill material
71, 72 . . . Sealing resin
80 . . . Package
81, 87 . . . Land
82 . . . Wiring board
83 . . . Solder hole
84 . . . Semiconductor chip
84
a . . . Bump electrode
85 . . . Connection pad
86 . . . Through-hole conductor
88 . . . Underfill material
89 . . . Insulating film
90 . . . Stage
91, 92 . . . Cavity
93 . . . Bonding tool
94 . . . Suction-attachment nozzle
100, 200 . . . Semiconductor device
L11-L14, L21-L24, L31-L34 . . . Side (end)
Number | Date | Country | Kind |
---|---|---|---|
2013-090677 | Apr 2013 | JP | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP2014/060794 | 4/16/2014 | WO | 00 |