This application is based on Japanese patent application No. 2008-291757 the content of which is incorporated hereinto by reference.
1. Technical Field
The present invention relates to a semiconductor device and a method of manufacturing the same.
2. Related Art
Mounting of a semiconductor element such as power transistor, power IC or the like onto a wiring board such as lead frame, begins with formation of a solder layer on the wiring board. The semiconductor element is mounted on the solder layer, and the solder layer is then allowed to reflow, to thereby mount the semiconductor element on the wiring board.
In both processes of forming the solder layer on the wiring board, and of allowing the solder layer to reflow, the solder may occasionally wet and spread over the wiring board. If the solder excessively wets and spreads, the height of the solder layer may become non-uniform enough to cause variation in the state of connection between the semiconductor element and the wiring board.
For example, Japanese Published patent application A-H01-243439 discloses a method of providing ridge(s) on a lead frame, in order to keep a constant distance between the semiconductor element and the lead frame. According to this method, the semiconductor element may be supported by the ridge(s), so that the thickness of the solder may be kept constant, and thereby the solder may be controlled in the wettability and leakage. Japanese Published patent application A-H01-243439 discloses a ridge having a nearly cross pattern, and a set of a plurality of straight ridges aligned in parallel with each other.
Japanese Laid-open patent publication No. 2001-298033 and Japanese Published patent application A-H11-145363 disclose provision of a solder flow stopper on a lead frame. In each of these publications, the solder flow stopper is provided along the outer circumference of the mounting region of an electronic component.
In the technique described in Japanese Published patent application A-H01-243439, wetting and spreading of the solder fed onto the wiring board depend typically on material composing the wiring board, conditions of surface finishing (materials of plating, roughness, and so forth), and so forth. Accordingly, the solder may be anticipated to cause leakage from the region below the semiconductor element, and thereby to cause connection failure between the semiconductor element and the wiring board. On the other hand, the techniques described in Japanese Laid-Open Patent publication NOs. 2001-298033 and Japanese Published patent application A-H11-145363 may successfully suppress the solder from leaking out from the region below the semiconductor element, but may make the height of the solder layer non-uniform below the semiconductor element, to thereby incline the semiconductor element. As described in the above, it has been difficult to suppress any connection failure between the semiconductor element and the wiring board, and to suppress inclination of the semiconductor element.
According to the present invention, there is provided a semiconductor device which includes:
a semiconductor element;
a wiring board including a mounting region allowed for mounting of the semiconductor element;
a solder layer provided to the mounting region, aimed at bonding the semiconductor element and the wiring board; and
a divisional ridge provided to the wiring board, which divides the solder layer into a plurality of regions in a plan view and surrounds the solder layer,
wherein a portion of the solder layer bonded to the semiconductor element includes a thickness larger than the height of the divisional ridge.
According to the present invention, the wiring board is provided with the divisional ridge. Since the divisional ridge surrounds the solder layer, the solder may be suppressed from leaking from the mounting region. The portion of the solder layer bonded to the semiconductor element has a thickness larger than the height of the divisional ridge. By a synergistic operation of these factors, any connection failure between the semiconductor element and the wiring board may be suppressed. Since the divisional ridge divides the solder layer into a plurality of regions in a plan view, so that the solder layer may be prevented from causing non-uniformity in height due to maldistribution of the solder under the semiconductor element, and thereby the semiconductor element may be suppressed from inclining.
According to the present invention, there is provided also a method of manufacturing a semiconductor device, the method includes:
forming, over a wiring board including a mounting region allowed for mounting of the semiconductor element, a divisional ridge which divides the mounting region into a plurality of regions and surrounds the mounting region in a plan view;
forming a solder layer by feeding a solder to the mounting region surrounded by the divisional ridge, so as to make the thickness of the thickest portion of the solder layer larger than the height of the divisional ridge; and
mounting the semiconductor element on the wiring board, by placing the semiconductor element on the mounting region, and by allowing the solder to reflow.
According to the present invention, the semiconductor element and the wiring board may be suppressed from causing any connection failure therebetween, and the semiconductor element may be suppressed from inclining.
The above and other objects, advantages and features of the present invention will be more apparent from the following description of certain preferred embodiments taken in conjunction with the accompanying drawings, in which:
The invention will now be described herein with reference to an illustrative embodiment. Those skilled in the art will recognize that many alternative embodiments can be accomplished using the teachings of the present invention and that the invention is not limited to the embodiments illustrated for explanatory purposes.
Embodiments of the present invention will be explained referring to the attached drawings. Note that any similar constituents in all drawings will be given with similar reference numerals or symbols, and explanation therefor will not be repeated.
The wiring board 1 is a lead frame, for example. The divisional ridge 20 is formed using a material (polyimide resin, for example) which shows wettability to the solder layer 3 smaller than that shown by the wiring board 1. The height t of the divisional ridge 20 is determined based on a necessary thickness of the solder layer 3. The necessary thickness of the solder layer 3 is determined based on size of the semiconductor element 4, amount of heat generation, and thermal resistance. The height t of the divisional ridge 20 is typically equal to or larger than 10 μm and equal to or smaller than 100 μm.
The divisional ridge 20 has a pattern which is point-symmetrical around the center of the nearly-rectangular mounting region 100 allowed for mounting of the semiconductor element 4. The divisional ridge 20 exemplified in the drawing bisects the mounting region 100 respectively in the directions of longer edge and shorter edge, to thereby quadrisect the mounting region 100. More specifically, the divisional ridge 20 has an outer frame which surrounds the mounting region 100 and an nearly-cross inner frame which quadrisects the space inside the outer frame.
In the periphery around the divisional ridge 20, a second divisional ridge 22 is provided. The second divisional ridge 22 quadrisects the region outside the divisional ridge 20. The second divisional ridge 22 is used together with the divisional ridge 20, when the semiconductor element 4 is larger than that illustrated in
Next, a method of manufacturing the semiconductor device illustrated in
Thereafter, the mask 5 is removed from the wiring board 1 as illustrated in
Next, as illustrated in
In this embodiment, the solder feed nozzle 30 is preferably positioned above the center portion of the cross-patterned inner frame of the divisional ridge 20. As described in the above, the divisional ridge 20 is formed using a material which shows wettability to the solder layer 3 smaller than that shown by the wiring board 1. As a consequence, the solder fed through the solder feed nozzle 30 is repelled by the divisional ridge 20, and nearly equally fed to each of the quadrisectioned regions of the mounting region 100. The thickness of the thickest portion of the solder layer 3 is made larger than the height of divisional ridge 20.
Thereafter, as illustrated in
Alternatively, the solder for forming the solder layer 3 may not contain the flux. In this case, the semiconductor element 4 is mounted on the wiring board 1, by allowing the solder layer 3 to melt under a reductive atmosphere.
Next, operations and effects of this embodiment will be explained. According to this embodiment, the wiring board 1 is provided with the divisional ridge 20. The divisional ridge 20 surrounds the solder layer 3. The solder may therefore be suppressed from leaking from the mounting region 100. The portion of the solder layer 3 bonded to the semiconductor element 4 has a thickness larger than the height of the divisional ridge 20. By a synergistic operation of these factors, any connection failure between the semiconductor element 4 and the wiring board 1 may be suppressed. Since the divisional ridge 20 divides the solder layer 3 into a plurality of regions in a plan view, so that the solder layer 3 may be prevented from causing non-uniformity in thickness due to maldistribution of the solder under the semiconductor element 4, and thereby the semiconductor element 4 may be suppressed from inclining.
In addition, when the solder is fed through the solder feed nozzle 30 onto the mounting region 100 of the wiring board 1, the solder feed nozzle 30 is positioned above the center portion of the nearly cross-patterned inner frame of the divisional ridge 20. By virtue of this configuration, the solder may nearly equally be fed to each of the quadrisectioned regions of the mounting region 100, only by a single action of feeding of solder.
Effects similar to those in the first embodiment may be obtained also by this embodiment.
In the example illustrated in
Effects similar to those in the first embodiment may be obtained also by this embodiment.
In this embodiment, the mounting region 100 of the wiring board 1 is allowed for mounting of any of plurality of types of semiconductor elements 4 which are similar but different in size. The divisional ridge 20 has radial (for example diagonal) portions which extend radially (for example diagonally) across the mounting region 100, and a plurality of frame portions respectively corresponded to the outer circumference of a plurality of semiconductor elements 4.
Effects similar to those in the first embodiment may be obtained also by this embodiment. In addition, any of plurality of types of semiconductor elements 4 which are similar but different in size may be mounted on a single type of wiring board 1.
First, the wiring board 1 is provided with a mounting region 100a allowed for mounting of a semiconductor element 4a, and a mounting region 100b allowed for mounting of a semiconductor element 4b. The mounting region 100a has a divisional ridge 20a formed therein, and the mounting region 100b has a divisional ridge 20b formed therein. The divisional ridges 20a, 20b have radial (for example diagonal) portions which extend radially (for example diagonally) across the mounting regions 100a, 100b, and a plurality of frame portions respectively corresponded to the outer circumferences of the semiconductor elements 4a, 4b. Relation between the height of the divisional ridges 20a, 20b and the thickness of the solder layer 3 is similar to the relation between the height of the divisional ridge 20 and the thickness of the solder layer 3 in the first embodiment.
Effects similar to those in the first embodiment may be obtained also in this embodiment. A plurality of semiconductor elements 4a, 4b may be mounted. In addition, any of plurality of types of semiconductor elements 4a which are similar but different in size, and any of plurality of types of semiconductor elements 4b which are similar but different in size, may be mounted on a single type of wiring board 1.
The embodiments of the present invention have been described in the above referring to the attached drawings, merely as examples of the present invention, without being precluded from adoption of any other various configurations.
It is apparent that the present invention is not limited to the above embodiments, but may be modified and changed without departing from the scope and spirit of the invention.
Number | Date | Country | Kind |
---|---|---|---|
2008-291757 | Nov 2008 | JP | national |