Claims
- 1. A semiconductor device, comprising:a substrate made of semiconductor having a main surface; a trench selectively formed in said substrate at a predetermined depth from said main surface; an insulating film formed on an inner wall of said trench; a control electrode layer filling an inside of said trench through said insulating film, wherein said control electrode layer is used as a MOS gate; and an insulating layer protruding from said main surface on said control electrode layer, wherein both of an edge of an opening of said trench and an inner surface of a bottom surface of said trench has a substantially same rounded surface, and wherein an angle between a line tangent to a surface having a smallest radius of curvature among radiuses of curvature of said rounded surface of said edge of said opening and said main surface ranges from 30° to 60° at a section of said edge at said opening.
- 2. The semiconductor device according to claim 1, whereinsaid bottom surface of said trench has a U-shaped configuration.
- 3. The semiconductor device according to claim 1, whereinsaid insulating film further extends over a part of said main surface; said control electrode layer further extends over said part of said main surface through said insulating film, and said insulating layer protrudes from said main surface on said control electrode layer in said trench.
- 4. The semiconductor device according to claim 1, further comprising:a first semiconductor layer of a conductivity type opposite to that of said substrate and formed at a depth shallower than said predetermined depth in said main surface; and a second semiconductor layer of the same conductivity type as that of said substrate and formed to be apart from said substrate and adjacent to said opening in said first semiconductor layer.
- 5. The semiconductor device according to claim 4, further comprising:a third semiconductor layer of the same conductivity type as that of said substrate and having an impurity concentration higher than that of said substrate and holding said substrate between said third semiconductor layer and said first semiconductor layer.
- 6. The semiconductor device according to claim 5, further comprising:a fourth semiconductor layer of the same conductivity type as that of said first semiconductor layer and having an impurity concentration higher than that of said first semiconductor layer and holding said third semiconductor layer between said fourth semiconductor layer and said substrate.
- 7. The semiconductor device according to claim 4, wherein said trench is a constituent of a mesh on said main surface.
- 8. The semiconductor device according to claim 7, wherein said trench is a constituent of a lattice on said main surface.
- 9. The semiconductor device according to claim 4, wherein said trench is a constituent of a plurality of rows on said main surface.
- 10. The semiconductor device according to claim 1, further comprising:a first semiconductor layer of a conductivity type opposite to that of said substrate and formed at a depth greater than said predetermined depth in said substrate; and a second semiconductor layer of the same conductivity type as that of said substrate and formed to be adjacent to said opening in said first semiconductor layer.
- 11. The semiconductor device according to claim 1, further comprising:a first semiconductor layer of a conductivity type opposite to that of said substrate and formed at a depth shallower than said predetermined depth in said main surface; a second semiconductor layer of the same conductivity type as that of said substrate and having an impurity concentration higher than that of said substrate and formed at a depth shallower than said first semiconductor layer in said main surface; a third semiconductor layer of the same conductivity type as that of said first semiconductor layer and having an impurity concentration higher than that of said first semiconductor layer and formed to be apart from said first semiconductor layer and adjacent to said opening in said second semiconductor layer; a fourth semiconductor layer of the same conductivity type as that of said second semiconductor layer and having an impurity concentration higher than that of said second semiconductor layer and holding said substrate between said fourth semiconductor layer and said first semiconductor layer; and a fifth semiconductor layer of the same conductivity type as that of said first semiconductor layer and having an impurity concentration higher than that of said first semiconductor layer and holding said fourth semiconductor layer between said fifth semiconductor layer and said substrate.
- 12. The semiconductor device according to claim 1, further comprising:a first semiconductor layer of the same conductivity type as that of said substrate and having an impurity concentration higher than that of said substrate and formed to be adjacent to said opening at a depth shallower than said predetermined depth in said main surface; and a second semiconductor layer of a conductivity type opposite to that of said substrate and formed to be in contact with said substrate on a side opposite to said main surface.
Priority Claims (2)
Number |
Date |
Country |
Kind |
6-012559 |
Feb 1994 |
JP |
|
7-001347 |
Jan 1995 |
JP |
|
Parent Case Info
This application is a continuation of Ser. No. 08/996,041 filed Dec. 22, 1997, now U.S. Pat. No. 6,117,734 which is a continuation of Ser. No. 08/832,581 filed Apr. 02, 1997, now U.S. Pat. No. 6,594,628.
US Referenced Citations (26)
Foreign Referenced Citations (16)
Number |
Date |
Country |
59-40579 |
Mar 1984 |
JP |
63-197375 |
Aug 1988 |
JP |
63-234534 |
Sep 1988 |
JP |
1-192175 |
Aug 1989 |
JP |
3-58485 |
Mar 1991 |
JP |
3-196570 |
Aug 1991 |
JP |
3-219677 |
Sep 1991 |
JP |
3-232276 |
Oct 1991 |
JP |
3-236283 |
Oct 1991 |
JP |
4-30557 |
Feb 1992 |
JP |
4-186776 |
Jul 1992 |
JP |
4-188877 |
Jul 1992 |
JP |
5-47915 |
Feb 1993 |
JP |
5-102297 |
Apr 1993 |
JP |
5-335582 |
Dec 1993 |
JP |
5-335585 |
Dec 1993 |
JP |
Non-Patent Literature Citations (2)
Entry |
D3: VLSI Technology, second edition, ed. S.M. Sze, 1988, ISBN 0-07-062735-5, p. 98 to 140. |
D4: Silicon Processing for the VLSI era, vol. 1: Process Technology; Stanley Wolf & Richard N. Tauber; Lattice Press; California (USA), 1986, p. 539 to 555. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
08/996041 |
Dec 1997 |
US |
Child |
09/569031 |
|
US |
Parent |
08/832581 |
Apr 1997 |
US |
Child |
08/996041 |
|
US |