This disclosure relates to a Fan-Out Wafer Level Package (FOWLP) structure and more specifically to an FOWLP structure and fabricating method to improve connectivity between a semiconductor chip and bonding pads.
Referring to
The height variability of the bonding pads 130 can be due to warpage of the FOWLP structure 100 during processing and/or influence of patterning of the RDL 110 layers between the glass carrier 120 and the metal bonding pads 130, increasing as the layer count increases. Currently, an attempt to keep the metal bonding pads 130 flat requires the use of sheet Polyimide (PI) or a squeegee PI process, either of which increases costs and manufacturing complexity.
A Fan-Out Wafer Level semiconductor device comprises a glass carrier having a plurality of metal bonding pads arranged on and adjacent to the glass carrier. A semiconductor chip has an active surface whereon a plurality of electrode pads are formed and has at least one of the plurality of electrode pads in electrical contact with a first surface of at least one of the plurality of metal bonding pads. An underfill may be present in spaces between the semiconductor chip and the glass carrier and a molding compound encapsulating the semiconductor chip, the underfill, and the plurality of metal bonding pads, wherein a surface of the molding compound is substantially co-planar with a second surface, opposite to the first surface, of the plurality of metal bonding pads. At least one component, other than the semiconductor chip, may be in electrical contact with at least one of the plurality of metal bonding pads.
Another Fan-Out Wafer Level semiconductor device comprises a plurality of metal bonding pads coplanar to each other and a semiconductor chip having an active surface whereon a plurality of electrode pads are formed, the plurality of electrode pads is correspondingly coupled to and electrically connected with the plurality of metal bonding. A molding compound encapsulates the semiconductor chip and the plurality of metal bonding pads and has a surface coplanar to a surface of each of the plurality of metal bonding pads. A redistribution layer is formed on the molding compound and is electrically connected to the plurality of metal bonding pads. The Fan-Out Wafer Level semiconductor device may further comprise a passivation layer formed to have a planar surface and planarly disposed on the molding compound and the plurality of metal bonding pads. The Fan-Out Wafer Level semiconductor device may further comprise a conductive layer formed to have a planar surface and be planarly disposed on the passivation layer and is electrically connected to the plurality of metal bonding pads through conductive circuits formed to be coplanar to the plurality of metal bonding pads and through vias of the passivation layer electrically coupled to the conductive circuits. The Fan-Out Wafer Level semiconductor device of may further comprise conductive circuits formed to be coplanar and electrically connected to the plurality of metal bonding pads and through vias of the passivation layer electrically connected to the conductive circuits, the through vias being formed on only the periphery of the metal bonding pads. The Fan-Out Wafer Level semiconductor device may further comprise at least one component in electrical contact with the plurality of metal bonding pads.
A method of forming a Fan-Out Wafer Level semiconductor device comprises providing a glass carrier, forming a plurality of metal bonding pads on the glass carrier and electrically connecting at least one of a plurality of electrode pads formed on an active surface of a semiconductor chip with at least one of the plurality of metal bonding pads. An underfill may be filled into spaces between the semiconductor chip and the glass carrier. A molding compound may encapsulate the semiconductor chip and the plurality of metal bonding pads. The glass carrier may be removed to expose a surface of the FOWLP structure. A redistribution layer can then be formed on the exposed surface of the FOWLP structure.
Another method of forming a Fan-Out Wafer Level semiconductor device, the method comprises providing a first glass carrier and forming a plurality of metal bonding pads on the first glass carrier. A plurality of electrode pads formed on an active surface of a semiconductor chip is electrically connected with the plurality of metal bonding pads on the first glass carrier. The first glass carrier may be covered with a molding compound encapsulating the semiconductor chip and the plurality of metal bonding pads, a surface of the molding compound most adjacent to the first glass carrier substantially co-planar with a surface of the plurality of metal bonding pads most adjacent to the first glass carrier. The first glass carrier is then removed and a redistribution layer is formed on the plurality of bonding pads and a non-active surface of the semiconductor chip with at least one metal trace within the redistribution layer in electrical contact with the at least one of the plurality of metal bonding pads. A non-active surface of the semiconductor chip is adjacent to the first glass carrier and the plurality of electrode pads may be electrically connected with the plurality of metal bonding pads using wire bonding. At least one component, other than the semiconductor chip, may be electrically connected with the plurality of metal bonding pads. A passivation layer may be formed to have a planar surface and planarly disposed on the molding compound and the plurality of metal bonding pads. A conductive layer may be formed to have a planar surface, planarly disposed on the passivation layer, and electrically connected to the plurality of metal bonding pads through conductive circuits formed to be coplanar to the plurality of metal bonding pads and through vias of the passivation layer electrically coupled to the conductive circuits. Solder balls may be mounted on the redistribution layer with at least one of the solder balls in electrical contact with the at least one metal trace.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
To overcome the prior art problem of flatness variability of metal bonding pads leading to bumping and connectivity problems, a novel method of Fan-Out Wafer Level Package (FOWLP) fabrication is proposed.
As shown in
Forming the bonding pads 230 firstly and substantially directly on the flat surface of the first glass carrier 200 greatly reduces prior art height and flatness variability of the metal bonding pads 230. Furthermore, warpage and/or influence of patterning of RDL layers between the glass carrier and the metal bonding pads are eliminated. The need for costly sheet Polyimide (PI) or a squeegee PI process is also removed while greatly decreasing difficulty in bump connecting the semiconductor chip.
A semiconductor chip 240 may be an integrated circuit. The semiconductor chip 240 may have an active surface whereon a plurality of electrode pads 250 are formed and a non-active surface opposite the active surface. When flip-chip bonding is used, such as in embodiments shown in
As stated, some embodiments may include an adhesive and/or an unpatterned UV passivation layer and/or other layers between the first glass carrier 200 and the metal bonding pads 130. For example,
To avoid risk of adhesion between a later added molding compound and the adhesive layer 207, some embodiments place a Polyimide (PI) layer 202 on the adhesive layer 207 and the Polyimide (PI) layer 202 surrounds the metal bonding pads 230 as shown in
To avoid risk of adhesion between a molding compound/CUF (Capillary Underfill) and the adhesive layer 207, some embodiments place a second PI layer 203 between the adhesive layer 207 and the metal bonding pads 230 as shown in
As shown in
As shown in
As shown in
The first glass carrier 200 may then be removed to expose the plurality of metal bonding pads 230, the underfill 260, and a first surface of the molding compound 270 as shown in
Referring to
Solder balls 320 may then be mounted on the redistribution layer 315 using under-ball metallization or an appropriate process. At least one metal trace 315 within the redistribution layer 310 is electrically connected to the plurality of metal bonding pads 230 as shown in
When wire bonding is used, such as in embodiments shown in
As shown in
In some embodiments, an additional component 475 other than the semiconductor chip 440 may be desired within the package. Examples of such a component may include, inter alia, an amplifier, a diode, three-terminal devices such as a transistor, and/or four-terminal devices such as a sensor. When desired, one or more of these components 475 may be mounted on and in electrical contact with metal bonding pads 430 not used by the semiconductor chip 440 as shown in
With or without the component 475, a molding compound 470 (preferably an EMC) is then formed that encapsulates the semiconductor chip 440, the wire bonding 445, the component (s) 475 when present, and the plurality of metal bonding pads 430 as shown in
Referring to
Solder balls 520 may then be mounted on the redistribution layer 410 using an under-ball metallization process or another appropriate process. The at least one metal trace 515 within the redistribution layer 410 is in electrical contact with at least one of the solder balls 520 as shown in
Step 610: Form only a plurality of metal bonding pads on a glass carrier.
Step 620: Electrically connect electrode pads of a semiconductor chip to the plurality of metal bonding pads.
Step 630: Encapsulate the semiconductor chip and the plurality of metal bonding pads with a molding compound.
Step 640: Remove the glass carrier to expose a surface of the FOWLP structure.
Step 650: Form a redistribution layer on the exposed surface of the FOWLP structure.
Step 660: Mount solder balls on the redistribution layer, providing electrical contact between the solder balls and the plurality of electrode pads of the semiconductor chip.
The novel method of FOWLP fabrication and associated device described above overcomes the prior art problem of flatness variability of metal bonding pads due to warpage and/or influence of patterning of RDL layers between the glass carrier and the metal bonding pads, eliminates the need for costly sheet Polyimide (PI) or a squeegee PI process, and facilitates bump connecting of the semiconductor chip.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.