1. Field of the Invention
The present invention relates generally to a semiconductor structure and fabrication method thereof, and more specifically, to a semiconductor structure and fabrication method thereof, including multi-layers of dielectric layer having a high dielectric constant with discontinuous boundaries.
2. Description of the Prior Art
Poly-silicon is conventionally used as a gate electrode in semiconductor devices, such as the metal-oxide-semiconductor (MOS). With the trend towards scaling down the size of semiconductor devices, conventional poly-silicon gates face problems such as inferior performance due to boron penetration and unavoidable depletion effect. This increases equivalent thickness of the gate dielectric layer, reduces gate capacitance, and worsens a driving force of the devices. Therefore, work function metals that are suitable for use as the high-K gate dielectric layer are used to replace the conventional poly-silicon gate to be the control electrode.
As the semiconductor process is miniaturized and the size of the semiconductor device shrinks, the thickness of the gate dielectric layer having a high dielectric constant needs to be thinner for achieving the desired performance. As the thickness of the gate dielectric layer decreases, however, leakage current of the gate increases. Therefore, methods for solving current leakage are needed in the industry that can reduce gate leakage current density (Jg) while maintaining equivalent oxide thickness (EOT) of the gate.
The present invention provides a semiconductor structure and fabrication method thereof, which has multiple dielectric layers having a high dielectric constant with discontinuous boundaries, for reducing gate leakage current density (Jg).
The present invention provides a semiconductor process including the following steps. A substrate is provided. A dielectric layer having a high dielectric constant is formed on the substrate, wherein the steps of forming the dielectric layer having a high dielectric constant include: (a) forming a metallic oxide layer; (b) performing an annealing process on the metallic oxide layer; and performing the steps of (a) and (b) repeatedly.
The present invention provides a semiconductor structure including a substrate and a dielectric layer having a high dielectric constant. The dielectric layer having a high dielectric constant is disposed on the substrate, wherein the dielectric layer having a high dielectric constant includes a plurality of metallic oxide layers and an annealing interface is between each of the metallic oxide layers.
The present invention provides a semiconductor structure and fabrication method thereof, which forms a plurality of stacked metallic oxide layers to form a dielectric layer having a high dielectric constant, and performs an annealing process after each of the metallic oxide layers is formed, therefore the dielectric layer having a high dielectric constant has multiple layers with discontinuous boundaries, so that the gate leakage current is restrained to flowing downward and the gate leakage current density (Jg) therefore reduces.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
As shown in
As shown in
As shown in
As shown in
An annealing process P3 is independently performed after every metallic oxide layers (such as the aforesaid metallic oxide layers 122, 124, 126 and 128) is formed in the present invention. In doing this, annealing interfaces A1, A2 and A3 are respectively formed between each of the metallic oxide layers 122, 124, 126 and 128, therefore the boundaries B of metallic oxide layers 122, 124, 126 and 128 are discontinuous. The paths of boundaries that conductive carriers pass along are broken because of the discontinuous boundaries B, so gate leakage current is restrained, and gate leakage current density (Jg) therefore decreases. In a preferred embodiment, the annealing process P3 is an oxygen containing annealing process, which can reduce gate leakage current density (Jg) without increasing the equivalent oxide thickness (EOT) of the gate. In a still preferred embodiment, the annealing process P3 includes an oxygen containing annealing process and a nitrogen containing annealing process, wherein the nitrogen containing annealing process is performed before the oxygen containing annealing process is performed. In doing this, the annealing process P3 can not only have the advantages of performing the oxygen containing annealing process, but also avoid the oxygen atoms imported during the oxygen containing annealing process from diffusing into layers below the metallic oxide layer 122, that increases the equivalent oxide thickness (EOT) of the layers. When the annealing temperature of the oxygen containing annealing process or the nitrogen containing annealing process is too high, the metallic oxide layers 122, 124, 126 and 128 will re-crystallize. In contrast, when the annealing temperature of the oxygen containing annealing process or the nitrogen containing annealing process is too low, the oxygen vacancies of the metallic oxide layers 122, 124, 126 and 128 will be hard to repair or the metallic oxide layers 122, 124, 126 and 128 will be hard to nitridized. In a preferred embodiment, the processing temperatures of the oxygen containing annealing process and the nitrogen containing annealing process are 200° C.˜300° C.
The process of forming the dielectric layer having a high dielectric constant 120 of the present invention is an in-situ process. That is, the steps of forming the metallic oxide layers 122, 124, 126 and 128 and performing the corresponding annealing process P3 are preferably performed in the same chamber. Thus, the reaction of the substrate 110 or the metallic oxide layers 122, 124, 126 and 128 with the ingredients of the atmosphere such as vapor can be avoided, which would increase an equivalent oxide thickness (EOT) of the dielectric layer having a high dielectric constant 120.
The semiconductor process of the present invention can form a semiconductor structure 100.
After the semiconductor structure 100 of the present invention is formed, a nitridation process (not shown) may be performed on all of the stacked metallic oxide layers, to nitride the surface S2 of the dielectric layer having a high dielectric constant 120, so that the dielectric constant of the dielectric layer having a high dielectric constant 120 increases. In a preferred embodiment, the nitridation process is a decoupled plasma nitridation process, which makes it easier to control the distribution of the implanting nitrogen atoms of the dielectric layer 120, thereby making the implanting nitrogen atoms distribute in the surface S2 of the dielectric layer 120 without diffusing downward to the substrate 110. After the nitridation process is performed, a post deposition annealing process (not shown) may be performed to repair defects of dielectric layer having a high dielectric constant 120, wherein the post deposition annealing process may include an oxygen containing annealing process, wherein the processing temperature is 900° C.
The semiconductor process and its resulting formed semiconductor structure 100 is suitable for use in various semiconductor components. A transistor process applying the semiconductor process of the present invention is provided in the following to further illustrate the present invention, but the present invention is not restricted to this process alone.
After the dielectric layer having a high dielectric constant 120 is formed on the substrate 110, a transistor process can be sequentially performed as shown in
As shown in
As shown in
The gate-last for high-k first process is applied in this embodiment, so that the dielectric layer having a high dielectric constant 120 is formed before the sacrificed gate G is formed. In addition, a gate-last for high-k last process or a gate-first process may also be applied in the present invention. As the gate-first process is applied, the order of forming the dielectric layer having a high dielectric constant 120 is the same as in this embodiment, but the metal electrode layer is directly formed without forming the sacrificed electrode layer 140. Otherwise, as the gate-last for high-k last process is applied, the dielectric layer having a high dielectric constant 120, which includes an annealing process independently performed after every metallic oxide layers is formed, is formed after a gate trench is formed. The methods of forming metal gates are known in the art, and therefore not described herein.
To summarize, the present invention provides a semiconductor structure and fabrication method thereof, which forms a plurality of stacked metallic oxide layers to form a dielectric layer having a high dielectric constant, and performs an annealing process after every metallic oxide layers is formed to respectively form an annealing interface between each of the metallic oxide layers. In this way, the semiconductor structure of the present invention has a dielectric layer having a high dielectric constant comprising multi-layers structure with discontinuous boundaries, so that gate leakage current flowing downward is restrained and the gate leakage current density (Jg) is therefore reduced.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
5498768 | Nishitani | Mar 1996 | A |
6063698 | Tseng | May 2000 | A |
6251761 | Rodder | Jun 2001 | B1 |
6380104 | Yu | Apr 2002 | B1 |
6492217 | Bai | Dec 2002 | B1 |
6642066 | Halliyal | Nov 2003 | B1 |
6656852 | Rotondaro | Dec 2003 | B2 |
6696345 | Chau | Feb 2004 | B2 |
6818517 | Maes | Nov 2004 | B1 |
6818553 | Yu | Nov 2004 | B1 |
6841484 | Ying | Jan 2005 | B2 |
6921711 | Cabral, Jr. | Jul 2005 | B2 |
7012027 | Perng | Mar 2006 | B2 |
7030430 | Doczy | Apr 2006 | B2 |
7126199 | Doczy | Oct 2006 | B2 |
7135361 | Visokay | Nov 2006 | B2 |
7157378 | Brask | Jan 2007 | B2 |
7160767 | Brask | Jan 2007 | B2 |
7208366 | Tsai | Apr 2007 | B2 |
7371649 | Cheng | May 2008 | B2 |
7381608 | Brask | Jun 2008 | B2 |
7384880 | Brask | Jun 2008 | B2 |
7488656 | Cartier | Feb 2009 | B2 |
7501336 | Doyle | Mar 2009 | B2 |
7521324 | Ohmi | Apr 2009 | B2 |
7601648 | Chua | Oct 2009 | B2 |
7824990 | Chang | Nov 2010 | B2 |
20040007561 | Nallan | Jan 2004 | A1 |
20050202624 | Li | Sep 2005 | A1 |
20050260357 | Olsen et al. | Nov 2005 | A1 |
20050275035 | Mathew | Dec 2005 | A1 |
20060054943 | Li | Mar 2006 | A1 |
20060094192 | Yang | May 2006 | A1 |
20060153995 | Narwankar et al. | Jul 2006 | A1 |
20060172548 | Wu | Aug 2006 | A1 |
20060211259 | Maes | Sep 2006 | A1 |
20060284271 | Doyle | Dec 2006 | A1 |
20080070395 | Yen et al. | Mar 2008 | A1 |
20080157231 | Wang | Jul 2008 | A1 |
20080318442 | Ogawa et al. | Dec 2008 | A1 |
20090057787 | Matsuki | Mar 2009 | A1 |
20090179283 | Adams | Jul 2009 | A1 |
20100035423 | Clark | Feb 2010 | A1 |
20100062592 | Clark | Mar 2010 | A1 |
20100068877 | Yeh | Mar 2010 | A1 |
20100075507 | Chang | Mar 2010 | A1 |
20100081262 | Lim | Apr 2010 | A1 |
20100184281 | Hsu | Jul 2010 | A1 |
20100219481 | Tseng | Sep 2010 | A1 |
Entry |
---|
Hokyung Park, “The Effect of Nanoscale Nonuniformity of Oxygen Vacancy on Electrical and Reliability Characteristics of HfO2 MOSFET Devices”, IEEE Electron Device Letters, Vol. 29, No. 1, Jan. 2008. |
Number | Date | Country | |
---|---|---|---|
20130093064 A1 | Apr 2013 | US |