Claims
- 1. A multi-chip power amplifier comprising:
a) a housing having a plurality of input leads and a plurality of output leads, b) a plurality of semiconductor chips mounted in the housing, each chip comprising a transistor amplifier, c) a plurality of first matching networks with each matching network coupling a semiconductor chip to an input lead, and d) a plurality of second matching networks with each network coupling a semiconductor chip to an output lead whereby each chip has its own input lead and output lead.
- 2. The multi-chip power amplifier as defined by claim 1 wherein each chip comprises a field effect transistor having source, drain, and gate elements, a first matching network coupling a gate element to an input lead and a second matching network coupling a drain element to an output lead.
- 3. The multi-chip power amplifier as defined by claim 2 wherein the field effect transistor is a silicon LDMOSFET.
- 4. The multi-chip power amplifier as defined by claim 2 wherein the field effect transistor comprises a MESFET.
- 5. The multi-chip power amplifier as defined by claim 1 wherein each chip comprises:
a bipolar transistor having collector, base, and emitter elements, a first matching network coupling a base element to an input lead and a second matching network coupling a collector element to an output lead.
- 6. The multi-chip power amplifier as defined by claim 5 wherein the bipolar transistor comprises a silicon bipolar transistor.
- 7. The multi-chip power amplifier as defined by claim 5 wherein the bipolar transistor comprises a III-V heterojunction bipolar transistor.
- 8. The multi-chip power amplifier as defined by claim 5 wherein the bipolar transistor comprises a HEMT.
- 9. The multi-chip power amplifier as defined by claim 1 wherein the power amplifier is a Doherty amplifier wherein one chip provides a carrier amplifier and at least one chip provides a peak amplifier.
- 10. The multi-chip power amplifier as defined by claim 9 wherein a plurality of chips provide peak amplifiers with each peak amplifier being biased to sequentially activate in amplifying an input signal depending on input signal amplitude.
- 11. A package for a multi-chip amplifier, wherein each chip comprises a transistor amplifier, comprising:
a) a housing for receiving all of the chips, b) a plurality of input leads extending into the housing, and c) a plurality of output leads extending from the housing;
whereby each chip is coupled to an input lead and to an output lead.
- 12. An amplifier circuit comprising:
a) a signal splitter for splitting an input signal into N signals, b) a housing including N transistor amplifier chips mounted therein with N-input leads and N-output leads, c) input coupling means coupling the N signals to the N-input leads, d) input matching networks within the housing coupling each of the N-input leads to one of the N transistor amplifier chips, and e) N-output matching networks within the housing coupling each of the N-output leads to one of the N transistor amplifier chips.
- 13. The amplifier circuit as defined by claim 12 wherein each chip comprises a field effect transistor having source, drain, and gate elements, a first matching network coupling a gate element to an input lead and a second matching network coupling a drain element to an output lead.
- 14. The amplifier circuit as defined by claim 13 wherein the field effect transistor is a silicon LDMOSFET.
- 15. The amplifier circuit as defined by claim 13 wherein field effect transistor comprises a MESFET.
- 16. The amplifier circuit as defined by claim 12 wherein each chip comprises a bipolar transistor having collector, base, and emitter elements, a first matching network coupling a base element to an input lead and a second matching network coupling a collector element to an output lead.
- 17. The amplifier circuit as defined by claim 16 wherein the bipolar transistor comprises a silicon bipolar transistor.
- 18. The amplifier circuit as defined by claim 16 wherein the bipolar transistor comprises a III-V heterojunction bipolar transistor.
- 19. The amplifier circuit as defined by claim 16 wherein the bipolar transistor comprises a HEMT.
- 20. The amplifier circuit as defined by claim 12 wherein the power amplifier is a Doherty amplifier with one chip providing a carrier amplifier and at least one chip providing a peak amplifier.
- 21. The amplifier circuit as defined by claim 20 wherein a plurality of chips provide peak amplifiers with the peak amplifiers being biased to sequentially activate in amplifying an input signal depending on input signal amplitude.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This application is related to copending application Ser. No. 10/059,866, filed Jan. 28, 2002, for N-WAY RF POWER AMPLIFIER WITH INCREASED BACKOFF POWER AND POWER ADDED EFFICIENCY, assigned to the present Assignee, and incorporated herein for all purposes.