1. Technical Field
This subject matter disclosed herein is generally directed to the field of packaging integrated circuit devices, and, more particularly, to stacked packaged integrated circuit devices and various methods of making same.
2. Description of the Related Art
Integrated circuit technology uses electrical devices, e.g., transistors, resistors, capacitors, etc., to formulate vast arrays of functional circuits. The complexity of these circuits requires the use of an ever-increasing number of linked electrical devices so that the circuit may perform its intended function. As the number of transistors increases, the integrated circuitry dimensions shrink. One challenge in the semiconductor industry is to develop improved methods for electrically connecting and packaging circuit devices which are fabricated on the same and/or on different wafers or chips. In general, it is desirable in the semiconductor industry to construct transistors which occupy less surface area on the silicon chip/die.
In the manufacture of semiconductor device assemblies, a single semiconductor die is most commonly incorporated into each sealed package. Many different package styles are used, including dual inline packages (DIP), zig-zag inline packages (ZIP), small outline J-bends (SOJ), thin small outline packages (TSOP), plastic leaded chip carriers (PLCC), small outline integrated circuits (SOIC), plastic quad flat packs (PQFP) and interdigitated leadframe (IDF). Some semiconductor device assemblies are connected to a substrate, such as a circuit board, prior to encapsulation. Manufacturers are under constant pressure to reduce the size of the packaged integrated circuit device and to increase the packaging density in packaging integrated circuit devices.
In some cases, packaged integrated circuit devices have been stacked on top of one another in an effort to conserve plot space. Prior art techniques for conductively coupling the stacked packaged integrated circuit devices to one another typically involved the formation of solder balls or wire bonds to establish this connection. What is desired is a new and improved technique for conductively coupling stacked packaged devices to one another.
The present subject matter may be understood by reference to the following description taken in conjunction with the accompanying drawings, in which like reference numerals identify like elements, and in which:
While the subject matter disclosed herein is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
Illustrative embodiments of the present subject matter are described below. In the interest of clarity, not all features of an actual implementation are described in this specification. It will of course be appreciated that in the development of any such actual embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure.
Although various regions and structures shown in the drawings are depicted as having very precise, sharp configurations and profiles, those skilled in the art recognize that, in reality, these regions and structures are not as precise as indicated in the drawings. Additionally, the relative sizes of the various features and doped regions depicted in the drawings may be exaggerated or reduced as compared to the size of those features or regions on fabricated devices. Nevertheless, the attached drawings are included to describe and explain illustrative examples of the subject matter disclosed herein.
In the disclosed example, each of the first packaged integrated circuit device 12A and the second packaged circuit device 12B comprise a printed circuit board 14 with a cavity 16 formed therein. An integrated circuit die 18 is secured within the cavity 16 in accordance with traditional techniques, e.g., an adhesive material. Illustrative wire bonds 20 are used to conductively couple the bond pads 24 on the die 18 and the bond pads 26 on the printed circuit board 14. Traditional mold compound material 22 may be used to fill the cavity 16.
A plurality of conductive terminals 28 may be formed on the top surface 30T and the bottom surface 30B of the first packaged integrated circuit device 12A and the second packaged circuit device 12B.
As shown in
Next, as shown in
Thereafter, as shown in
This application is divisional of U.S. application Ser. No. 13/898,782 filed May 21, 2013, which is a continuation of U.S. application Ser. No. 13/361,073 filed Jan. 30, 2012, now U.S. Pat. No. 8,445,997, which is a divisional of U.S. application Ser. No. 11/749,336 filed May 16, 2007, now U.S. Pat. No. 8,106,491, each of which is incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
4956746 | Gates, Jr. et al. | Sep 1990 | A |
5128831 | Fox, III et al. | Jul 1992 | A |
5587341 | Masayuki et al. | Dec 1996 | A |
5677567 | Ma et al. | Oct 1997 | A |
5814881 | Alagaratnam et al. | Sep 1998 | A |
6020629 | Farnworth et al. | Feb 2000 | A |
6163076 | Lee et al. | Dec 2000 | A |
6212767 | Tandy | Apr 2001 | B1 |
6235554 | Akram et al. | May 2001 | B1 |
6242285 | Kang | Jun 2001 | B1 |
6271056 | Farnworth et al. | Aug 2001 | B1 |
6303981 | Moden | Oct 2001 | B1 |
6339255 | Shin | Jan 2002 | B1 |
6404044 | Akram et al. | Jun 2002 | B2 |
6476475 | Lee | Nov 2002 | B1 |
6583502 | Lee et al. | Jun 2003 | B2 |
6583503 | Akram et al. | Jun 2003 | B2 |
6650019 | Glenn et al. | Nov 2003 | B2 |
6700206 | Kinsman | Mar 2004 | B2 |
6753207 | Hur | Jun 2004 | B2 |
6787917 | Lee et al. | Sep 2004 | B2 |
6798057 | Bolkin et al. | Sep 2004 | B2 |
6833613 | Akram et al. | Dec 2004 | B1 |
6836007 | Michii et al. | Dec 2004 | B2 |
6900528 | Mess et al. | May 2005 | B2 |
6900530 | Tsai | May 2005 | B1 |
6949834 | Connell et al. | Sep 2005 | B2 |
7006360 | Kim | Feb 2006 | B2 |
7064426 | Karnezos | Jun 2006 | B2 |
7115442 | Baik et al. | Oct 2006 | B2 |
7208828 | Cher 'Khng et al. | Apr 2007 | B2 |
7211900 | Shin et al | May 2007 | B2 |
8106491 | Corisis et al. | Jan 2012 | B2 |
8445997 | Corisis | May 2013 | B2 |
20010023088 | Masuda et al. | Sep 2001 | A1 |
20030038347 | Chiu et al. | Feb 2003 | A1 |
20030203540 | Hur | Oct 2003 | A1 |
20070181989 | Corisis et al. | Aug 2007 | A1 |
20080283977 | Corisis et al. | Nov 2008 | A1 |
20120127685 | Corisis et al. | May 2012 | A1 |
20130256853 | Corisis et al. | Oct 2013 | A1 |
Number | Date | Country |
---|---|---|
03295266 | Dec 1991 | JP |
03295566 | Dec 1991 | JP |
2001274324 | Oct 2001 | JP |
Entry |
---|
Decision of Rejection mailed Dec. 13, 2011 in Japan Application No. 2008-128925, 6 pages. |
Office Action mailed Nov. 16, 2010 in Japan Application No. 2008-128925, 6 pages. |
Number | Date | Country | |
---|---|---|---|
20150171061 A1 | Jun 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13898782 | May 2013 | US |
Child | 14629094 | US | |
Parent | 11749336 | May 2007 | US |
Child | 13361073 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13361073 | Jan 2012 | US |
Child | 13898782 | US |