Microelectronic elements such as semiconductor chips typically are provided in packages which provide physical and chemical protection for the semiconductor chip or other microelectronic element. Such a package typically includes a package substrate such as a small circuit panel formed from a dielectric material and having electrically conductive terminals thereon. The chip is mounted on the panel and electrically connected to the terminals of the package substrate. Typically, the chip and portions of the substrate are covered by an encapsulant or overmolding, so that only the terminal-bearing outer surface of the substrate remains exposed. Such a package can be readily shipped, stored and handled. The package can be mounted to a larger circuit panel such as a circuit board using standard mounting techniques, most typically surface-mounting techniques. Considerable effort has been devoted in the art to making such packages smaller, so that the packaged chip occupies a smaller area on the circuit board. For example, packages referred to as chip-scale packages occupy an area of the circuit board equal to the area of the chip itself, or only slightly larger than the area of the chip itself. However, even with chip-scale packages, the aggregate area occupied by several packaged chips is greater than or equal to the aggregate area of the individual chips.
It has been proposed to provide “stacked” packages, in which a plurality of chips are mounted one above the other in a common package. This common package can be mounted on an area of the circuit panel which may be equal to or just slightly larger than the area typically required to mount a single package containing a single chip. The stacked package approach conserves space on the circuit panel. Chips or other elements which are functionally related to one another can be provided in a common stacked package. The package may incorporate interconnections between these elements. Thus, the main circuit panel to which the package is mounted need not include the conductors and other elements required for these interconnections. This, in turn, allows use of a simpler circuit panel and, in some cases, allows the use of a circuit panel having fewer layers of metallic connections, thereby materially reducing the cost of the circuit panel. Moreover, the interconnections within a stacked package often can be made with lower electrical impedance and shorter signal propagation delay times than comparable interconnections between individual packages mounted on a circuit panel. This, in turn, can increase the speed of operation of the microelectronic elements within the stacked package as, for example, by allowing the use of higher clock speeds in signal transmissions between these elements.
One form of stacked package which has been proposed heretofore is sometimes referred to as a “ball stack.” A ball stack package includes two or more individual units. Each unit incorporates a unit substrate similar to the package substrate of an individual package, and one or more microelectronic elements mounted to the unit substrate and connected to the terminals on the unit substrate. The individual units are stacked one above the other, with the terminals on each individual unit substrate being connected to terminals on another unit substrate by electrically conductive elements such as solder balls or pins. The terminals of the bottom unit substrate may constitute the terminals of the package or, alternatively, an additional substrate may be mounted at the bottom of the package and may have terminals connected to the terminals of the various unit substrates. Ball stack packages are depicted, for example, in certain preferred embodiments of U.S. Published Patent Applications 2003/0107118 and 2004/0031972, the disclosures of which are hereby incorporated by reference herein.
In another type of stack package sometimes referred to as a fold stack package, two or more chips or other microelectronic elements are mounted to a single substrate. This single substrate typically has electrical conductors extending along the substrate to connect the microelectronic elements mounted on the substrate with one another. The same substrate also has electrically conductive terminals which are connected to one or both of the microelectronic elements mounted on the substrate. The substrate is folded over on itself so that a microelectronic element on one portion lies over a microelectronic element on another portion, and so that the terminals of the package substrate are exposed at the bottom of the folded package for mounting the package to a circuit panel. In certain variants of the fold package, one or more of the microelectronic elements is attached to the substrate after the substrate has been folded to its final configuration. Examples of fold stacks are shown in certain preferred embodiments of U.S. Pat. No. 6,121,676; U.S. patent application Ser. No. 10/077,388; U.S. patent application Ser. No. 10/655,952; U.S. Provisional Patent Application No. 60/403,939; U.S. Provisional Patent Application No. 60/408,664; and U.S. Provisional Patent Application No. 60/408,644. Fold stacks have been used for a variety of purposes, but have found particular application in packaging chips which must communicate with one another as, for example, in forming assemblies incorporating a baseband signal processing chip and radiofrequency power amplifier (“RFPA”) chip in a cellular telephone, so as to form a compact, self-contained assembly.
Despite all of these efforts in the art, still further improvement would be desirable. In particular, it would be desirable to provide packages which can afford advantages similar to those achieved in a fold stack without the necessity for actually folding a substrate.
One aspect of the invention provides a method of making a plurality of microelectronic assemblies. The method according to this aspect of the invention desirably includes the steps of providing an in-process unit including a plurality of microelectronic elements, a least one upper substrate extending above the microelectronic elements and at least one lower substrate extending below the microelectronic elements, at least one of these substrates including a plurality of regions; and then severing the in-process unit to form individual units, each said unit including a region of each of said at least one of said substrates and at least one of said microelectronic elements.
A further aspect of the invention provides an in-process unit. The in-process unit according to this aspect of the invention desirably includes upper and lower substrates and a plurality of microelectronic, elements disposed between the substrates. Each substrate preferably includes a plurality of regions, each region of the upper substrate being aligned with a corresponding region of the lower substrate with at least one said microelectronic element disposed therebetween. Preferably, each of the regions of said upper and lower substrates have electrically conductive elements, at least some of said conductive elements of each region of the upper substrate being electrically connected to electrically conductive elements of the corresponding region of said lower substrate.
Yet another aspect of the invention provides a method of making a microelectronic assembly. The method according to this aspect of the invention desirably includes attaching a lead frame to a first substrate so that leads of the lead frame project from such substrate and assembling the first substrate with a second substrate so that at least one microelectronic element is disposed between the first and second substrates, and connecting said leads to said second substrate.
An assembly method in accordance with one embodiment of the invention utilizes a substrate referred to herein for purposes of convenience as the lower substrate 20 incorporating a dielectric layer 21 defining an upper surface 22 and a lower surface 24. The lower substrate 20 typically is in the form of a continuous or semicontinuous tape or sheet having a large number of regions 26. As explained below, each region 26 will constitute a portion of an individual package at the end of the process, and each region 26 includes the features which, as discussed below, will form a part of a single package.
Dielectric layer 21 may be a single layer, or may be a laminate including several sublayers. The dielectric layer desirably is formed primarily from polymeric dielectrics such as polyimide, BT resin, epoxy or other dielectric polymers, and may include reinforcing fibers as, for example, glass fibers. Dielectric layer 21 may be flexible or rigid. Lower substrate 20 includes mounting terminals 28, and later interconnect terminals 29, exposed at the lower surface 24 of the dielectric layer and conductive connection elements 30 exposed at the upper surface 22. In the particular embodiment depicted, terminals 28 and 29 are formed in a layer separate from connection elements 30, these layers being separated from one another by dielectric layer 21 and electrically connected to one another by conductive elements such as vias 32 extending through the dielectric layer. Such an arrangement is commonly referred to as a “two-metal” structure. However, lower substrate 20 can be formed as a single metal structure with a single metal layer constituting conductive connection elements 30 as well as terminals 28 and 29. For example, such a layer may be disposed on the bottom surface 24 of the dielectric layer, with the conductive connection elements 30 exposed at the top surface 22 through holes (not shown) in the dielectric layer. Similarly, such a single metal layer may be disposed on the upper surface 22, with the terminals 28 and 29 being exposed at the lower surface 24 through holes (not shown) in the dielectric layer. In still further alternatives, one or more metallic layers constituting the conductive mounting elements, the terminals or both can be disposed within the thickness of the dielectric layer and exposed through holes to the appropriate surfaces.
Lower substrate 20 has apertures 34 extending through the dielectric layer, from the upper surface to the lower surface. Apertures 34 may be in the form of individual holes or elongated slots. Apertures 34 are disposed in the vicinity of interlayer connection terminals 29. Microelectronic elements 36 are mounted on the upper surface 22 of lower substrate 20. Each region 26 has one or more of the microelectronic elements mounted thereon. In the particular embodiment illustrate, each region 26 of the lower substrate bears one microelectronic element. The microelectronic elements shown are semiconductor chips mounted in a face-down orientation, with the contacts (not shown) of the chip connected to the conductive connection elements 30 of the substrate as, for example, by bonding the contacts to the conductive mounting elements using a bonding material such as a solder. However, other techniques can be employed. For example, each microelectronic element 36 may be a packaged microelectronic element incorporating a package substrate (not shown) with terminals thereon, these terminals being connected to the conductive connection elements 30 on the lower substrate. In still other variants, techniques such as anisotropic conductive adhesives can be employed. An overmolding 38 covers the exposed surfaces of each microelectronic element 36. In other embodiments, overmolding 38 is omitted. The microelectronic element 36 within each region 26 of the lower substrate is electrically connected through the conductive connection elements 30 of that region to at least some of the mounting terminals 28 of the same region, to at least some of the interlayer connection terminals 29 of that region or both. Microelectronic elements 36 may be mounted on the lower substrate using conventional techniques, either as part of the assembly process described herein or in a separate operation used to prepare the lower substrate 20.
The process according to this embodiment of the invention also uses an upper substrate 40 including a dielectric layer 41, which may be formed from the same materials as discussed above in connection with the lower dielectric layer, defining an upper surface 42 and a lower surface 44. The upper substrate has layer interlayer connection terminals 49 exposed at lower surface 44, and conductive mounting terminals 50 exposed at the upper surface. Here again, these features are shown as a two-layer structure, but can be formed from a single layer or multiple layers with the features exposed to one or both of the surfaces through holes in the dielectric layer. The upper substrate 40 also has a plurality of regions 46, each such region including a set of interlayer connection terminals 49 and a set of mounting terminals 50, at least some mounting terminals 50 electrically connected to at least some interlayer connection terminals 49 of the same region.
In the assembly process, lower substrate 20 with microelectronic elements 36 thereon is united with upper substrate 40, so that the lower surface 44 of the upper substrate 40 rests on the microelectronic elements 36 and faces toward the lower substrate. Thus, the microelectronic elements 36 are positioned between the substrates. An adhesive 52 may be applied on the lower surface 44 of the upper substrate on the surfaces of microelectronic elements 36 remote from the lower substrate, which surfaces may be the surfaces defined by the encapsulant 38 surrounding each microelectronic element. The process of assembling the substrates to one another most preferably is conducted while both substrates remain in the form of large substrates incorporating plural regions 26 and 46. For example, where the substrates are in the form of elongated tapes or strips, the substrates may be advanced through a pair of nip rollers or through a press, so as to bring the upper substrate into engagement with the surfaces of microelectronic elements 36 on the lower substrate. Alternatively, where both substrates are in the form of large sheets, such as large circular or square sheets, the assembly process may be conducted simply by laying one sheet onto the other sheet, so as to assemble the substrate with one another. The substrates are assembled with one another so that each region 46 of the upper substrate 20 is aligned with a corresponding region 26 of the lower substrate 20.
After assembling the substrates with one another, the layer interconnect terminals 29 in each region of the lower substrate are connected to the layer interconnect terminals 49 of the corresponding region on the upper substrate. This connection is made by applying wire bonds 53 between the layer interconnect terminals. The wire bonds extend through the apertures 34 in the lower substrate. After wire-bonding, at least some of the lower mounting terminals 28, or at least some contacts on the chip 36 associated with each lower region, are connected to at least some of the mounting terminals 50 on the corresponding region of the upper substrate through the wire bonds and layer interconnect terminals.
Following application of the wire bonds, an encapsulant 54 is introduced between the lower substrate 20 and upper substrate 40 (
After injection and curing of the encapsulant, one or more additional microelectronic elements 56 are mounted on the exposed top surface 42 of upper substrate 40, and electrically connected to the mounting terminals 50 of the upper substrate. Here again, the microelectronic elements 56 are mounted to the various regions 46 of the upper substrate. Electrically conductive bonding materials such as solder balls 58 may be applied on the mounting terminals 28 of the lower substrate. The additional microelectronic elements 56 may be “bare” or unpackaged semiconductor chips or other microelectronic elements, or may be packaged microelectronic elements such as packaged semiconductor chips. In the embodiments depicted, each additional microelectronic element is mounted by directly bonding contacts on the microelectronic element to the mounting elements 50 of the upper substrate. However, other mounting and connection techniques can be used. For example, in a variant, the additional microelectronic element 56 may be mounted in a “face-up” disposition on the upper substrate and connected by wire bonds to the mounting elements 50. Also, an encapsulant or other cover may be applied over the additional microelectronic elements.
After mounting the additional microelectronic elements 56 and the conductive bonding materials 58, the upper and lower substrates are severed to form individual units 60 (
In a variant of the process discussed above, the additional microelectronic elements 56, connective bonding materials 58 or both can be mounted to the substrates after severance. The assembled substrates or microelectronic elements 36, with or without the bonding materials 58, in either the unsevered condition or as separate, severed units, can be handled, shipped and stocked as semifinished articles of commerce. Such an arrangement can be used, for example, where the same microelectronic elements 36 are to, be incorporated into a large number of packages, but different additional elements 56 are used in different ones of the packages.
In yet another variant, the encapsulant 54 may be omitted. In this variant, the microelectronic elements 36 disposed between the substrates provide structural support. Additional structural support may be provided between the substrates by providing spacers extending between the dielectric elements at locations not occupied by microelectronic elements 36 or wire bonds 53.
A process according to a further embodiment of the invention uses a lower substrate 120 and upper substrate 140 similar to those discussed above with reference to
A process according to yet another embodiment of the invention again utilizes a lower substrate 220 and upper substrate 240 similar to those discussed above. Microelectronic elements 236 are mounted on the upper surface 222 of the lower substrate 220. Desirably, these microelectronic elements are covered by overmolding 238 around each microelectronic element. Here again, the microelectronic elements 236 may be packaged or unpacked elements. However, in the embodiment of
A process according to yet another embodiment of the invention utilizes an upper substrate 440 in the form of a single metal tape incorporating a dielectric layer 421 with upper mounting terminals 450 and interlayer connection terminals 449 defined by a single layer of metallic features on the lower surface of the tape, the mounting 450 being exposed through holes 451 in the dielectric layer to upper surface 422 of the upper substrate. A lead frame including numerous leads 452 is attached to upper substrate 440 so that each lead 452 extends from one of the interlayer connection terminals 449, as seen in
The subassembly including the upper substrate 440 and leads 452 of the lead frame is mounted to the lower substrate by advancing the subassembly toward the lower substrate and bonding the lower ends of leads 452, remote from upper substrate 441 to the interlayer connection terminals 429 of the lower substrate using any of the techniques discussed above. After assembly of the upper and lower substrates, the resulting unit, including lower substrate 420, upper substrate 440, microelectronic element 436 and leads 452 connecting the upper and lower substrates, is encapsulated as, for example, by introducing a flowable encapsulant around the microelectronic element 436 and between substrates 420 and 440. The encapsulation process is conducted so as to leave upper mounting terminals 450 and lower mounting terminals 428 exposed and uncovered by the encapsulant 454. All of the steps discussed above with reference to
In each of the embodiments discussed above, the roles of the upper and lower substrates may be reversed. For example, the upper mounting terminals 450 of the assembly seen in
As used in this disclosure, terms such as “upper,” “lower,” “upwardly” and “downwardly,” and similar terms denoting directions, refer to the frame of reference of the components themselves, rather than to the gravitational frame of reference. With the parts oriented in the gravitational frame of reference in the directions shown in the figures, with the top of drawing being up and the bottom of the drawing being down in the gravitational frame of reference, the upper substrate is, indeed, above the lower substrate in the gravitational frame of reference. However, when the parts are turned over, with the top of the drawing facing downwardly in the gravitational frame of reference, the upper substrate is below the lower substrate in the gravitational frame of reference.
The foregoing descriptions of the preferred embodiments are intended to illustrate rather than to limit the present invention.
As these and other variations and combinations of the features discussed above can be utilized without departing from the present invention as defined by the claims, the foregoing description of the preferred embodiments should be taken by way of illustration rather than by way of limitation of the invention as defined by the claims.
The present application claims the priority of the filing date of U.S. Provisional Patent Application No. 60/624,667, filed Nov. 3, 2004, the disclosure of which is hereby incorporated by reference herein.
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/US2005/039716 | 11/3/2005 | WO | 00 | 8/25/2008 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2006/052616 | 5/18/2006 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
3358897 | Christensen | Dec 1967 | A |
3623649 | Keisling | Nov 1971 | A |
3795037 | Luttmer | Mar 1974 | A |
3900153 | Beerwerth et al. | Aug 1975 | A |
4327860 | Kirshenboin et al. | May 1982 | A |
4422568 | Elles et al. | Dec 1983 | A |
4437604 | Razon et al. | Mar 1984 | A |
4604644 | Beckham et al. | Aug 1986 | A |
4695870 | Patraw | Sep 1987 | A |
4716049 | Patraw | Dec 1987 | A |
4771930 | Gillotti et al. | Sep 1988 | A |
4793814 | Zifcak et al. | Dec 1988 | A |
4804132 | DiFrancesco | Feb 1989 | A |
4902600 | Tamagawa et al. | Feb 1990 | A |
4924353 | Patraw | May 1990 | A |
4975079 | Beaman et al. | Dec 1990 | A |
4982265 | Watanabe et al. | Jan 1991 | A |
4998885 | Beaman | Mar 1991 | A |
4999472 | Neinast et al. | Mar 1991 | A |
5083697 | Difrancesco | Jan 1992 | A |
5138438 | Masayuki et al. | Aug 1992 | A |
5148265 | Khandros et al. | Sep 1992 | A |
5148266 | Khandros et al. | Sep 1992 | A |
5186381 | Kim | Feb 1993 | A |
5189505 | Bartelink | Feb 1993 | A |
5196726 | Nishiguchi et al. | Mar 1993 | A |
5214308 | Nishiguchi et al. | May 1993 | A |
5220489 | Barreto et al. | Jun 1993 | A |
5222014 | Lin | Jun 1993 | A |
5340771 | Rostoker | Aug 1994 | A |
5371654 | Beaman et al. | Dec 1994 | A |
5397997 | Tuckerman et al. | Mar 1995 | A |
5438224 | Papageorge et al. | Aug 1995 | A |
5455390 | DiStefano et al. | Oct 1995 | A |
5494667 | Uchida et al. | Feb 1996 | A |
5495667 | Farnworth et al. | Mar 1996 | A |
5518964 | DiStefano et al. | May 1996 | A |
5531022 | Beaman et al. | Jul 1996 | A |
5536909 | DiStefano et al. | Jul 1996 | A |
5541567 | Fogel et al. | Jul 1996 | A |
5571428 | Nishimura et al. | Nov 1996 | A |
5615824 | Fjelstad et al. | Apr 1997 | A |
5635846 | Beaman et al. | Jun 1997 | A |
5656550 | Tsuji et al. | Aug 1997 | A |
5659952 | Kovac et al. | Aug 1997 | A |
5679977 | Khandros et al. | Oct 1997 | A |
5688716 | DiStefano et al. | Nov 1997 | A |
5726493 | Yamashita et al. | Mar 1998 | A |
5731709 | Pastore et al. | Mar 1998 | A |
5736780 | Murayama | Apr 1998 | A |
5787581 | DiStefano et al. | Aug 1998 | A |
5801441 | DiStefano et al. | Sep 1998 | A |
5802699 | Fjelstad et al. | Sep 1998 | A |
5811982 | Beaman et al. | Sep 1998 | A |
5821763 | Beaman et al. | Oct 1998 | A |
5831836 | Long et al. | Nov 1998 | A |
5854507 | Miremadi et al. | Dec 1998 | A |
5898991 | Fogel et al. | May 1999 | A |
5912505 | Itoh et al. | Jun 1999 | A |
5953624 | Bando et al. | Sep 1999 | A |
5971253 | Gilleo et al. | Oct 1999 | A |
5973391 | Bischoff et al. | Oct 1999 | A |
5977618 | DiStefano et al. | Nov 1999 | A |
5980270 | Fjelstad et al. | Nov 1999 | A |
5989936 | Smith et al. | Nov 1999 | A |
5994152 | Khandros et al. | Nov 1999 | A |
6002168 | Bellaar et al. | Dec 1999 | A |
6032359 | Carroll | Mar 2000 | A |
6038136 | Weber | Mar 2000 | A |
6052287 | Palmer et al. | Apr 2000 | A |
6054756 | DiStefano et al. | Apr 2000 | A |
6077380 | Hayes et al. | Jun 2000 | A |
6117694 | Smith et al. | Sep 2000 | A |
6121676 | Solberg | Sep 2000 | A |
6124546 | Hayward et al. | Sep 2000 | A |
6133072 | Fjelstad | Oct 2000 | A |
6157080 | Tamaki et al. | Dec 2000 | A |
6158647 | Chapman et al. | Dec 2000 | A |
6164523 | Fauty et al. | Dec 2000 | A |
6177636 | Fjelstad | Jan 2001 | B1 |
6194250 | Melton et al. | Feb 2001 | B1 |
6194291 | DiStefano et al. | Feb 2001 | B1 |
6202297 | Faraci et al. | Mar 2001 | B1 |
6206273 | Beaman et al. | Mar 2001 | B1 |
6208024 | DiStefano | Mar 2001 | B1 |
6211572 | Fjelstad et al. | Apr 2001 | B1 |
6215670 | Khandros | Apr 2001 | B1 |
6218728 | Kimura | Apr 2001 | B1 |
6225688 | Kim et al. | May 2001 | B1 |
6258625 | Brofman et al. | Jul 2001 | B1 |
6260264 | Chen et al. | Jul 2001 | B1 |
6262482 | Shiraishi et al. | Jul 2001 | B1 |
6295729 | Beaman et al. | Oct 2001 | B1 |
6300780 | Beaman et al. | Oct 2001 | B1 |
6303997 | Lee et al. | Oct 2001 | B1 |
6313528 | Solberg | Nov 2001 | B1 |
6316838 | Ozawa et al. | Nov 2001 | B1 |
6332270 | Beaman et al. | Dec 2001 | B2 |
6334247 | Beaman et al. | Jan 2002 | B1 |
6358627 | Benenati et al. | Mar 2002 | B2 |
6362520 | DiStefano | Mar 2002 | B2 |
6362525 | Rahim | Mar 2002 | B1 |
6388333 | Taniguchi et al. | May 2002 | B1 |
6407448 | Chun | Jun 2002 | B2 |
6439450 | Chapman et al. | Aug 2002 | B1 |
6458411 | Goossen et al. | Oct 2002 | B1 |
6495914 | Sekine et al. | Dec 2002 | B1 |
6507104 | Ho et al. | Jan 2003 | B2 |
6514847 | Ohsawa et al. | Feb 2003 | B1 |
6515355 | Jiang et al. | Feb 2003 | B1 |
6522018 | Tay et al. | Feb 2003 | B1 |
6526655 | Beaman et al. | Mar 2003 | B2 |
6531784 | Shim et al. | Mar 2003 | B1 |
6545228 | Hashimoto | Apr 2003 | B2 |
6550666 | Chew et al. | Apr 2003 | B2 |
6555918 | Masuda et al. | Apr 2003 | B2 |
6560117 | Moon | May 2003 | B2 |
6573458 | Matsubara et al. | Jun 2003 | B1 |
6578754 | Tung | Jun 2003 | B1 |
6581283 | Sugiura et al. | Jun 2003 | B2 |
6624653 | Cram | Sep 2003 | B1 |
6630730 | Grigg | Oct 2003 | B2 |
6647310 | Yi et al. | Nov 2003 | B1 |
6684007 | Yoshimura et al. | Jan 2004 | B2 |
6687988 | Sugiura et al. | Feb 2004 | B1 |
6699730 | Kim et al. | Mar 2004 | B2 |
6708403 | Beaman et al. | Mar 2004 | B2 |
6730544 | Yang | May 2004 | B1 |
6734542 | Nakatani et al. | May 2004 | B2 |
6746894 | Yin et al. | Jun 2004 | B2 |
6762078 | Shin et al. | Jul 2004 | B2 |
6765287 | Lin | Jul 2004 | B1 |
6774467 | Horiuchi et al. | Aug 2004 | B2 |
6774473 | Shen | Aug 2004 | B1 |
6774494 | Arakawa | Aug 2004 | B2 |
6777787 | Shibata | Aug 2004 | B2 |
6790757 | Chittipeddi et al. | Sep 2004 | B1 |
6828668 | Smith et al. | Dec 2004 | B2 |
6844619 | Tago | Jan 2005 | B2 |
6856235 | Fjelstad | Feb 2005 | B2 |
6867499 | Tabrizi | Mar 2005 | B1 |
6900530 | Tsai | May 2005 | B1 |
6902869 | Appelt et al. | Jun 2005 | B2 |
6930256 | Huemoeller et al. | Aug 2005 | B1 |
6933608 | Fujisawa | Aug 2005 | B2 |
6946380 | Takahashi | Sep 2005 | B2 |
6962282 | Manansala | Nov 2005 | B2 |
6962864 | Jeng et al. | Nov 2005 | B1 |
6987032 | Fan et al. | Jan 2006 | B1 |
7045884 | Standing | May 2006 | B2 |
7061079 | Weng et al. | Jun 2006 | B2 |
7067911 | Lin et al. | Jun 2006 | B1 |
7119427 | Kim | Oct 2006 | B2 |
7170185 | Hogerton et al. | Jan 2007 | B1 |
7176506 | Beroz et al. | Feb 2007 | B2 |
7176559 | Ho et al. | Feb 2007 | B2 |
7185426 | Hiner et al. | Mar 2007 | B1 |
7190061 | Lee | Mar 2007 | B2 |
7215033 | Lee et al. | May 2007 | B2 |
7225538 | Eldridge et al. | Jun 2007 | B2 |
7227095 | Roberts et al. | Jun 2007 | B2 |
7229906 | Babinetz et al. | Jun 2007 | B2 |
7233057 | Hussa | Jun 2007 | B2 |
7242081 | Lee | Jul 2007 | B1 |
7262124 | Fujisawa | Aug 2007 | B2 |
7323767 | James et al. | Jan 2008 | B2 |
7365416 | Kawabata et al. | Apr 2008 | B2 |
7371676 | Hembree | May 2008 | B2 |
7372151 | Fan et al. | May 2008 | B1 |
7391105 | Yeom | Jun 2008 | B2 |
7391121 | Otremba | Jun 2008 | B2 |
7416107 | Chapman et al. | Aug 2008 | B2 |
7456091 | Kuraya et al. | Nov 2008 | B2 |
7476608 | Craig et al. | Jan 2009 | B2 |
7476962 | Kim | Jan 2009 | B2 |
7485562 | Chua et al. | Feb 2009 | B2 |
7495342 | Beaman et al. | Feb 2009 | B2 |
7517733 | Camacho et al. | Apr 2009 | B2 |
7538565 | Beaman et al. | May 2009 | B1 |
7576439 | Craig et al. | Aug 2009 | B2 |
7578422 | Lange et al. | Aug 2009 | B2 |
7621436 | Mii et al. | Nov 2009 | B2 |
7633765 | Scanlan et al. | Dec 2009 | B1 |
7646102 | Boon | Jan 2010 | B2 |
7671457 | Hiner et al. | Mar 2010 | B1 |
7671459 | Corisis et al. | Mar 2010 | B2 |
7675152 | Gerber et al. | Mar 2010 | B2 |
7677429 | Chapman et al. | Mar 2010 | B2 |
7682962 | Hembree | Mar 2010 | B2 |
7728443 | Hembree | Jun 2010 | B2 |
7737545 | Fjelstad et al. | Jun 2010 | B2 |
7757385 | Hembree | Jul 2010 | B2 |
7777351 | Berry et al. | Aug 2010 | B1 |
7780064 | Wong et al. | Aug 2010 | B2 |
7808093 | Kagaya et al. | Oct 2010 | B2 |
7842541 | Rusli et al. | Nov 2010 | B1 |
7850087 | Hwang et al. | Dec 2010 | B2 |
7855462 | Boon et al. | Dec 2010 | B2 |
7880290 | Park | Feb 2011 | B2 |
7892889 | Howard et al. | Feb 2011 | B2 |
7919846 | Hembree | Apr 2011 | B2 |
7934313 | Lin et al. | May 2011 | B1 |
7964956 | Bet-Shliemoun | Jun 2011 | B1 |
7967062 | Campbell et al. | Jun 2011 | B2 |
7977597 | Roberts et al. | Jul 2011 | B2 |
8012797 | Shen et al. | Sep 2011 | B2 |
8020290 | Sheats | Sep 2011 | B2 |
8039970 | Yamamori et al. | Oct 2011 | B2 |
8071470 | Khor et al. | Dec 2011 | B2 |
8084867 | Tang et al. | Dec 2011 | B2 |
8093697 | Tessera | Jan 2012 | B2 |
8213184 | Knickerbocker | Jul 2012 | B2 |
8232141 | Choi et al. | Jul 2012 | B2 |
20010002607 | Sugiura et al. | Jun 2001 | A1 |
20010007370 | Distefano | Jul 2001 | A1 |
20010028114 | Hosomi | Oct 2001 | A1 |
20020014004 | Beaman et al. | Feb 2002 | A1 |
20020066952 | Taniguchi et al. | Jun 2002 | A1 |
20020117330 | Eldridge et al. | Aug 2002 | A1 |
20020125571 | Corisis et al. | Sep 2002 | A1 |
20020153602 | Tay et al. | Oct 2002 | A1 |
20020164838 | Moon et al. | Nov 2002 | A1 |
20020185735 | Sakurai et al. | Dec 2002 | A1 |
20030006494 | Lee et al. | Jan 2003 | A1 |
20030048108 | Beaman et al. | Mar 2003 | A1 |
20030057544 | Nathan et al. | Mar 2003 | A1 |
20030106213 | Beaman et al. | Jun 2003 | A1 |
20030124767 | Lee et al. | Jul 2003 | A1 |
20030162378 | Mikami | Aug 2003 | A1 |
20030164540 | Lee et al. | Sep 2003 | A1 |
20040036164 | Koike et al. | Feb 2004 | A1 |
20040038447 | Corisis et al. | Feb 2004 | A1 |
20040075164 | Pu et al. | Apr 2004 | A1 |
20040090756 | Ho et al. | May 2004 | A1 |
20040110319 | Fukutomi et al. | Jun 2004 | A1 |
20040119152 | Karnezos et al. | Jun 2004 | A1 |
20040124518 | Karnezos | Jul 2004 | A1 |
20040148773 | Beaman et al. | Aug 2004 | A1 |
20040152292 | Babinetz et al. | Aug 2004 | A1 |
20040160751 | Inagaki et al. | Aug 2004 | A1 |
20040188499 | Nosaka | Sep 2004 | A1 |
20040262734 | Yoo | Dec 2004 | A1 |
20050035440 | Mohammed | Feb 2005 | A1 |
20050062492 | Beaman et al. | Mar 2005 | A1 |
20050082664 | Funaba et al. | Apr 2005 | A1 |
20050095835 | Humpston et al. | May 2005 | A1 |
20050116326 | Haba et al. | Jun 2005 | A1 |
20050133916 | Karnezos | Jun 2005 | A1 |
20050133932 | Pohl et al. | Jun 2005 | A1 |
20050140265 | Hirakata | Jun 2005 | A1 |
20050151235 | Yokoi | Jul 2005 | A1 |
20050151238 | Yamunan | Jul 2005 | A1 |
20050173805 | Damberg et al. | Aug 2005 | A1 |
20050173807 | Zhu et al. | Aug 2005 | A1 |
20050181544 | Haba et al. | Aug 2005 | A1 |
20050181655 | Haba et al. | Aug 2005 | A1 |
20050212109 | Cherukuri et al. | Sep 2005 | A1 |
20050266672 | Jeng et al. | Dec 2005 | A1 |
20050285246 | Haba et al. | Dec 2005 | A1 |
20060118641 | Hwang et al. | Jun 2006 | A1 |
20060166397 | Lau et al. | Jul 2006 | A1 |
20060197220 | Beer | Sep 2006 | A1 |
20060278682 | Lange et al. | Dec 2006 | A1 |
20070015353 | Craig et al. | Jan 2007 | A1 |
20070148822 | Haba et al. | Jun 2007 | A1 |
20070181989 | Corisis et al. | Aug 2007 | A1 |
20070190747 | Humpston et al. | Aug 2007 | A1 |
20070271781 | Beaman et al. | Nov 2007 | A9 |
20070290325 | Wu et al. | Dec 2007 | A1 |
20080017968 | Choi et al. | Jan 2008 | A1 |
20080032519 | Murata | Feb 2008 | A1 |
20080047741 | Beaman et al. | Feb 2008 | A1 |
20080048309 | Corisis et al. | Feb 2008 | A1 |
20080048690 | Beaman et al. | Feb 2008 | A1 |
20080048691 | Beaman et al. | Feb 2008 | A1 |
20080048697 | Beaman et al. | Feb 2008 | A1 |
20080054434 | Kim | Mar 2008 | A1 |
20080073771 | Seo et al. | Mar 2008 | A1 |
20080100316 | Beaman et al. | May 2008 | A1 |
20080100317 | Beaman et al. | May 2008 | A1 |
20080100318 | Beaman et al. | May 2008 | A1 |
20080100324 | Beaman et al. | May 2008 | A1 |
20080106281 | Beaman et al. | May 2008 | A1 |
20080106282 | Beaman et al. | May 2008 | A1 |
20080106283 | Beaman et al. | May 2008 | A1 |
20080106284 | Beaman et al. | May 2008 | A1 |
20080106285 | Beaman et al. | May 2008 | A1 |
20080106291 | Beaman et al. | May 2008 | A1 |
20080106872 | Beaman et al. | May 2008 | A1 |
20080111568 | Beaman et al. | May 2008 | A1 |
20080111569 | Beaman et al. | May 2008 | A1 |
20080111570 | Beaman et al. | May 2008 | A1 |
20080112144 | Beaman et al. | May 2008 | A1 |
20080112145 | Beaman et al. | May 2008 | A1 |
20080112146 | Beaman et al. | May 2008 | A1 |
20080112147 | Beaman et al. | May 2008 | A1 |
20080112148 | Beaman et al. | May 2008 | A1 |
20080112149 | Beaman et al. | May 2008 | A1 |
20080116912 | Beaman et al. | May 2008 | A1 |
20080116913 | Beaman et al. | May 2008 | A1 |
20080116914 | Beaman et al. | May 2008 | A1 |
20080116915 | Beaman et al. | May 2008 | A1 |
20080116916 | Beaman et al. | May 2008 | A1 |
20080117611 | Beaman et al. | May 2008 | A1 |
20080117612 | Beaman et al. | May 2008 | A1 |
20080117613 | Beaman et al. | May 2008 | A1 |
20080121879 | Beaman et al. | May 2008 | A1 |
20080123310 | Beaman et al. | May 2008 | A1 |
20080129319 | Beaman et al. | Jun 2008 | A1 |
20080129320 | Beaman et al. | Jun 2008 | A1 |
20080132094 | Beaman et al. | Jun 2008 | A1 |
20080156518 | Honer et al. | Jul 2008 | A1 |
20080164595 | Wu et al. | Jul 2008 | A1 |
20080211084 | Chow et al. | Sep 2008 | A1 |
20080284045 | Gerber et al. | Nov 2008 | A1 |
20080303153 | Oi et al. | Dec 2008 | A1 |
20080315385 | Gerber et al. | Dec 2008 | A1 |
20090050994 | Ishihara et al. | Feb 2009 | A1 |
20090085185 | Byun et al. | Apr 2009 | A1 |
20090085205 | Sugizaki | Apr 2009 | A1 |
20090091009 | Corisis et al. | Apr 2009 | A1 |
20090102063 | Lee et al. | Apr 2009 | A1 |
20090104736 | Haba et al. | Apr 2009 | A1 |
20090127686 | Yang et al. | May 2009 | A1 |
20090128176 | Beaman et al. | May 2009 | A1 |
20090160065 | Haba et al. | Jun 2009 | A1 |
20090189288 | Beaman et al. | Jul 2009 | A1 |
20090206461 | Yoon | Aug 2009 | A1 |
20090212442 | Chow et al. | Aug 2009 | A1 |
20090236700 | Moriya | Sep 2009 | A1 |
20090236753 | Moon et al. | Sep 2009 | A1 |
20090261466 | Pagaila et al. | Oct 2009 | A1 |
20090315579 | Beaman et al. | Dec 2009 | A1 |
20100007009 | Chang et al. | Jan 2010 | A1 |
20100025835 | Oh et al. | Feb 2010 | A1 |
20100052135 | Shim et al. | Mar 2010 | A1 |
20100078789 | Choi et al. | Apr 2010 | A1 |
20100078795 | Dekker et al. | Apr 2010 | A1 |
20100090330 | Nakazato | Apr 2010 | A1 |
20100117212 | Corisis et al. | May 2010 | A1 |
20100133675 | Yu et al. | Jun 2010 | A1 |
20100224975 | Shin et al. | Sep 2010 | A1 |
20100232129 | Haba et al. | Sep 2010 | A1 |
20100314748 | Hsu et al. | Dec 2010 | A1 |
20110272449 | Pirkle et al. | Nov 2011 | A1 |
20120043655 | Khor et al. | Feb 2012 | A1 |
20120119380 | Haba | May 2012 | A1 |
Number | Date | Country |
---|---|---|
920058 | Jun 1999 | EP |
2234158 | Sep 2010 | EP |
61125062 | Jun 1986 | JP |
62-226307 | Oct 1987 | JP |
1012769 | Jan 1989 | JP |
64-71162 | Mar 1989 | JP |
62-68015 | Sep 1994 | JP |
6268015 | Sep 1994 | JP |
07-122787 | May 1995 | JP |
11-074295 | Mar 1999 | JP |
11135663 | May 1999 | JP |
2001196407 | Jul 2001 | JP |
2003122611 | Apr 2003 | JP |
2003-174124 | Jun 2003 | JP |
2003307897 | Oct 2003 | JP |
2004327856 | Nov 2004 | JP |
2004343030 | Dec 2004 | JP |
2003377641 | Jun 2005 | JP |
2005142378 | Jun 2005 | JP |
2003426392 | Jul 2005 | JP |
2005183880 | Jul 2005 | JP |
2007123595 | May 2007 | JP |
2009004650 | Jan 2009 | JP |
2009260132 | Nov 2009 | JP |
2010103129 | May 2010 | JP |
2010206007 | Sep 2010 | JP |
100265563 | Sep 2000 | KR |
2001-0094894 | Nov 2001 | KR |
10-0393102 | Jul 2002 | KR |
20020058216 | Jul 2002 | KR |
20060064291 | Jun 2006 | KR |
20080020069 | Mar 2008 | KR |
100865125 | Oct 2008 | KR |
20080094251 | Oct 2008 | KR |
100886100 | Feb 2009 | KR |
20090033605 | Apr 2009 | KR |
20100033012 | Mar 2010 | KR |
20100062315 | Jun 2010 | KR |
101011863 | Jan 2011 | KR |
0213256 | Feb 2002 | WO |
Entry |
---|
Neo-Manhattan Technology, A Novel HDI Manufacturing Process, “High-Density Interconnects for Advanced Flex Substrates & 3-D Package Stacking, ”IPC Flex & Chips Symposium, Tempe, AZ, Feb. 11-12, 2003. |
North Corporation, “Processed Intra-layer Interconnection Material for PWBs [Etched Copper Bump with Copper Foil],” NMBITM, Version 2001.6. |
Kim et al., “Application of Through Mold Via (TMV) as PoP base package”, 6 pages, (2008). |
Kim, et al., Application of Through Mold Via (TMV) as PoP base package, ECTC, 2008. |
Bang, U.S. Appl. No. 10/656,534, filed Sep. 5, 2003. |
International Search Report and Written Opinion for Application No. PCT/US2011/044346 dated May 11, 2012. |
International Search Report and Written Opinion PCT/US2011/044342 dated May 7, 2012. |
Korean Search Report KR10-2011-0041843 dated Feb. 24, 2011. |
Partial International Search Report from Invitation to Pay Additional Fees for Application No. PCT/US2012/028738 dated Jun. 6, 2012. |
“EE Times Asia” [online]. [Retrieved Aug. 5, 2010]. Retrieved from internet. <http://www.eetasia.com/ART—8800428222—480300—nt—dec52276.HTM>, 4 pages. |
“Wafer Level Stack—WDoD”, [online]. [Retrieved Aug. 5, 2010]. Retrieved from the internet. <http://www.3d-plus.com/techno-wafer-level-stack-wdod.php>, 2 pages. |
International Seacrh Report and Written Opinion for Application No. PCT/US2012/060402 dated Apr. 2, 2013. |
International Search Report and Written Opinion for PCT/US2011/060551 dated Apr. 18, 2012. |
Jin, Yonggang et al., “STM 3D-IC Package and 3D eWLB Development,” STMicroelectronics Singapore/STMicroelectronics France. |
Meiser S, “Klein UND Komplex”, Elektronik, IRL Press Limited, DE, vol. 41, No. 1, Jan. 7, 1992, pp. 72-77, XP000277326. (International Search Report for Application No. PCT/US2012/060402 dated Feb. 21, 2013 provides concise statement of relevance.). |
Partial International Search Report for Application No. PCT/US2012/060402 dated Feb. 21, 2013. |
Redistributed Chip Package (RCP) Technology, Freescale Semiconductor, 2005, 6 pages. |
Search Report from Korean Patent Applicatin No. 10-2010-0113271 dated Jan. 12, 2011. |
Yoon, PhD, Seung Wook, “Next Generation Wafer Level Packaging Solution for 3D integration,” May 2010, Stats ChipPAC Ltd. |
Number | Date | Country | |
---|---|---|---|
20090104736 A1 | Apr 2009 | US |
Number | Date | Country | |
---|---|---|---|
60624667 | Nov 2004 | US |