Claims
- 1. A high-performance, high I/O ball grid array substrate, designed for integrated circuit flip-chip assembly and having two patterned metal layers, comprising:an insulating layer having a first surface, a second surface and a plurality of vias filled with metal; said first surface having one of said metal layers attached to provide electrical ground potential, and having a plurality of electrically insulated openings for outside electrical contacts; an outermost insulating film protecting the exposed surface of said ground layer, said film having a plurality of openings filled with metal suitable for solder ball attachment; said second surface having the other of said metal layers attached, portions thereof being configured as a plurality of electrical signal lines, further portions as a plurality of first electrical power lines, and further portions as a plurality of second electrical power lines, selected signal and power lines being in contact with said vias; said signal lines being distributed relative to said first power lines such that the inductive coupling between them reaches at least a minimum value, providing high mutual inductances and minimized effective self-inductance; said signal lines further being electromagnetically coupled to said ground metal such that cross-talk between signal lines is minimized; and an outermost insulating film protecting the exposed surfaces of said signal and power lines, said film having a plurality of openings filled with metal suitable for contacting selected signal and power lines and chip solder bumps.
- 2. The substrate according to claim 1 wherein the number of said I/O's ranges from about 100 to about 600.
- 3. The substrate according to claim 1 wherein the thickness of said substrate is in the range from about 150 to 300 μm.
- 4. The substrate according to claim 1 wherein said signal lines have a width between about 25 to 60 μm and are spaced to an adjacent line by insulating material of about 20 to 50 μm width.
- 5. The substrate according to claim 1 wherein said first power lines have a width from about 200 to 500 μm.
- 6. The substrate according to claim 1 wherein said signal lines are positioned in a proximity of about 20 to 50 μm to said first power lines, thus providing strong electromagnetic coupling, high mutual inductance and minimized effective self-inductance.
- 7. The substrate according to claim 1 wherein said signal lines are positioned to provide strong electromagnetic coupling to power and ground lines and thus minimal coupling, or cross-talk, between said signal lines.
- 8. The substrate according to claim 1 wherein said patterned metal layers are selected from a group consisting of copper, brass, aluminum, silver, or alloys thereof, and have a thickness in the range from about 7 to 15 μm.
- 9. The substrate according to claim 1 wherein said insulating layer is made of organic material and is selected from a group consisting of polyimide, polymer strengthened by glass fibers, FR-4, FR-5, and BT resin;said insulating layer having a thickness between about 70 and 150 μm.
- 10. The substrate according to claim 1 wherein said vias are filled with copper, tungsten, or any other electrically conductive material.
- 11. The substrate according to claim 1 wherein said second power lines art structured as distributed areas having wide geometries for minimizing self-inductance and merging into a central area supporting said chip.
- 12. The substrate according to claim 1 wherein said outermost insulating films are glass-filled epoxies, polyimides, acrylics or other photo-imageable materials, suitable as solder masks and have a thickness between about 50 and 100 μm.
- 13. The substrate according to claim 1 wherein said openings for solder bump and solder ball attachments are made of copper including a flash of gold or palladium, or other wettable and solderable metals.
- 14. A high-performance, high I/O ball grid array package comprising:a substrate having two patterned metal layers, comprising; an insulating layer having a first surface, a second surface and a plurality of vias filled with metal; said first surface having one of said metal layers attached to provide electrical ground potential, and having a plurality of electrically insulated openings for outside electrical contacts; an outermost insulating film protecting the exposed surface of said ground layer, said film having a plurality of openings filled with metal suitable for solder ball attachment; said second surface having the other of said metal layers attached, portions thereof being configured as a plurality of electrical signal lines,further portions as a plurality of first electrical power lines, and further portions as a plurality of second electrical power lines, selected signal and power lines being in contact with said vias; said signal lines being distributed relative to said first power lines such that the inductive coupling between them reaches at least a minimum value, providing high mutual inductances and minimized effective self-inductance; said signal lines further being electromagnetically coupled to said ground metal such that cross-talk between signal lines is minimized; and an outermost insulating film protecting the exposed surfaces of said signal and power lines, said film having a plurality of openings filled with metal suitable for contacting selected signal and ground lines and chip solder bumps; an integrated circuit chip having an active surface including solder bumps, said solder bumps adhered to said plurality of openings in said outermost insulating film protecting said signal and power lines; and solder balls attached to said plurality of openings in said outermost insulating film protecting said ground layer.
- 15. The package according to claim 14 further comprising a polymeric encapsulant filling any gaps between said chip and said substrate, left void after said chip solder bumps are adhered to said plurality of openings in said outermost insulating film protecting said signal and power lines.
- 16. The package according to claim 15 wherein said polymeric encapsulant is a polymeric precursor made of an epoxy base material filled with silica and anhydrides, requiring thermal energy for curing to form a polymeric encapsulant.
- 17. The package according to claim 14 further comprising an encapsulation material surrounding said chip.
- 18. The package according to claim 17 wherein said encapsulation material is a polymeric material selected from a group consisting of epoxy-based molding compounds suitable for adhesion to said chip, and fluoro-dielectric compounds supporting high-speed and high-frequency package performance.
- 19. The package according to claim 17 further comprising an optional heat spreader positioned on the outer surface of said encapsulation material.
- 20. The package according to claim 14 wherein said chip solder bumps comprise attach materials selected from a group consisting of tin, lead/tin alloys, indium, indium/tin alloys, solder paste, and conductive adhesive compounds.
- 21. The package according to claim 14 wherein said solder balls comprise attach materials selected from a group consisting of tin/lead, tin/indium, tin/silver, tin/bismuth, solder paste, and conductive adhesive compounds.
- 22. The package according to claim 14 wherein the thickness of said package is in the range from about 250 to 800 μm, excluding the thickness of the heat slug.
- 23. A packaged integrated circuit, comprising:a substrate having first and second opposing surfaces, said substrate having; a plurality of signal lines, a plurality of first power lines coupleable to a first power source, and a plurality of second power lines coupleable to a second power source, all on said second surface, at least one of said plurality of signal lines disposed between a pair of said plurality of first power lines, and said signal lines between said pair of said plurality of first power lines and said pair of said plurality of first power lines disposed between a pair of said second power lines; an integrated circuit chip mounted on said substrait; and wherein said signal lines are of a first width, said first power lines are of a second width different from said first, and said second lines are of a third width different from said first and second widths; wherein said third width is wider than said second width, and said second width is wider than said first width.
- 24. The integrated circuit of claim 23, further comprising a ground plane on said first surface of said substrate.
- 25. A packaged integrated circuit, comprising:a substrate having first and second opposing surfaces, said substrate having thereon: a plurality of groups of lines, said plurality of groups of lines including groups of lines of at least three different widths disposed on said second surface of said substrate, said groups of lines arranged such that one or more lines in a first group of lines of a first width are disposed between lines of a second group of lines of a second width and lines in a said second group of lines of said second width are disposed between lines of said third width; and an integrated circuit chip mounted on said substrate and coupled to at least some of said lines; and wherein said lines of said first width are signal lines, said lines of said second width are power lines coupled to a first voltage potential, and said lines of said third width are power lines coupled to a second voltage potential; wherein said third width is wider than said second width, and said second width is wider than said first width.
- 26. The integrated circuit of claim 25, further comprising a ground plane on said first surface of said substrate.
- 27. A packaged integrated circuit, comprising:a substrate having first and second opposing surfaces, said substrate having: a plurality of signal lines, a plurality of first power lines coupled to a first power source, and a plurality of second power lines coupled to a second power source, all on said second surface, at least one of said plurality of signal lines disposed between a pair of said plurality of first power lines, and said signal lines between said pair of said plurality of first power lines and said pair of said plurality of first power lines disposed between a pair of said second power lines; and an integrated circuit chip mounted on said substrate; and wherein said signal lines are of a first width, said first power lines are of a second width different from said first, and said second lines are of a third width different from said first and second widths; wherein said third width is wider than said second width, and said second width is wider than said first width.
Parent Case Info
This application claims priority under 35 USC § 119 based upon Provisional Patent Application No. 60/147,596, filed Aug. 6, 1999.
US Referenced Citations (12)
Number |
Name |
Date |
Kind |
4617586 |
Cuvilliers et al. |
Oct 1986 |
A |
5055704 |
Link et al. |
Oct 1991 |
A |
5497030 |
Takeuchi |
Mar 1996 |
A |
5710071 |
Beddingfield et al. |
Jan 1998 |
A |
5877548 |
Washida et al. |
Mar 1999 |
A |
6104093 |
Caletka et al. |
Aug 2000 |
A |
6137159 |
Tsubosaki et al. |
Oct 2000 |
A |
6160705 |
Stearns et al. |
Dec 2000 |
A |
6228680 |
Thomas |
May 2001 |
B1 |
6259587 |
Sheldon et al. |
Jul 2001 |
B1 |
6396136 |
Kalidas et al. |
May 2002 |
B2 |
6407432 |
Nemoto et al. |
Jun 2002 |
B1 |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/147596 |
Aug 1999 |
US |