1. Technical Field
The present invention relates to a substrate for mounting electronic components and its method of manufacture, relating specifically to a substrate for mounting electronic components that performs flip chip implementation using an Au bump and a solder bump as well as its method of manufacture.
2. Discussion of the Background
Along with improved functionalization of electronic devices, there has been a need for a highly integrated and narrow-pitched semiconductor chip to be mounted on a substrate for mounting electronic components. Technology for implementing a narrow-pitched semiconductor chip includes flip chip implementation, in which a bear chip is connected to a package substrate. In the flip chip implementation, a bump electrode formed on the semiconductor chip is connected opposite from the land on the substrate. As disclosed in the Japanese Unexamined Patent Application Publication 2006-165303, one of these flip chip implementations employs a method of flip interconnection between an Au bump of the bear chip and a copper pad of the substrate. The contents of this publication are incorporated herein by reference in their entirety.
One aspect of the invention includes a substrate for mounting electronic components. The substrate includes an insulating layer and a pad formed on a surface of the insulating layer, the pad configured to mount an electronic component to the substrate. A solder bump is formed on the pad and configured to connect the pad to a bump of an electronic component, the solder bump including a metal as a major component of the solder bump. A metal film is formed on the surface of the solder bump, the metal film comprising a different metal from the major component of the solder bump.
As noted above electronic components having an Au bump may be connected with a substrate for mounting electronic components having a solder bump through flip chip interconnection. An object of the present invention is to provide a substrate for mounting electronic components on which electronic components having an Au bump can be implemented with high reliability, as well as its method of manufacture.
In order to achieve the above-mentioned objective, an embodiment of the invention is a substrate for mounting electronic components of the present invention including an insulating layer. A pad is formed on the surface of said insulating layer to mount electronic components having an Au bump, and a solder bump is formed on the pad to connect the pad and the Au bump. A metal film is formed on the surface of the solder bump, the metal film is composed of a different metal from the main component of the solder bump.
In order to achieve the above-mentioned objective, an embodiment of the invention is a method for manufacturing a substrate for mounting electronic components. The method includes forming a pad on the surface of an insulating layer to mount electronic components having an Au bump, forming a solder bump on the pad to connect with the Au bump, and forming a metal film composed of a different metal from the main component of the solder bump.
In order to achieve the above-mentioned objective, another embodiment includes a method for manufacturing an electronic device. The method includes forming a pad on the surface of an insulating layer to mount electronic components having an Au bump and forming a solder bump on the pad to connect with the Au bump. Also included is forming a metal film composed of a different metal from the main component of the solder bump on the surface of the Au bump, and implementing flip chip interconnection between the Au bump and the solder bump to mount electronic components on the pad.
For the substrate for mounting electronic components of the present invention, a metal film is formed on the surface of the solder bump. The metal film is composed of a metal other than the main component of the solder bump. Thus, the connection reliability between the Au bump and the solder bump is improved. Therefore, the present invention allows for a substrate for mounting electronic components that enables the mounting of electronic components having an Au bump to be provided with high reliability.
The embodiments will now be described with reference to the accompanying drawings.
With reference to
The metal film 16 is composed of a metal other than the main component of the solder bump. Thus, it makes the formation of an alloy layer composed of the Au bump and the main component of the solder bump difficult. Therefore, it prevents the occurrence of voids within the bump. As a result, it inhibits the occurrence of cracks that decrease the connection reliability between the electronic components and the substrate for mounting electronic components. When an IC chip generates heat, it is possible to prevent increases in resistance caused by the expansion of cracks within the bump. It is possible to prevent occurrences of crack within the bump caused by thermal expansion of voids. Therefore, the substrate for mounting electronic components 100 of the first embodiment is preferred as a substrate for mounting electronic components having an Au bump.
Herein, the main component metal of the solder bump refers to the metal having the highest wt % among the several metals that compose the solder bump.
The solder bump is an Sn-series solder bump, and the metal film is preferably composed of a metal other than Sn. Here, the Sn-series solder bump refers to a solder bump comprising Sn as its main component. Because the Sn-series solder bump has a low melting point, during the flip chip interconnection implemented by reflow, it prevents the formation of an alloy layer. Concrete examples of an Sn-series solder bump include Sn/Pb, Sn/Ag, Sn/Cu, Sn/Ag/Cu, and Sn.
The growth rate of an alloy formed by the metal composing a metal film and the main component metal of the solder bump is preferably slower than that of an alloy formed by Au and the main component metal of the solder bump.
The growth rate of an alloy formed by the metal composing a metal film and gold is preferably slower than that of an alloy formed by Au and the main component metal of said solder bump.
The growth rate of an alloy formed by the metal composing a metal film and the main component metal of the solder bump and the growth rate of an alloy formed by the metal composing a metal film and gold are preferably slower than that of an alloy formed by Au and the main component metal of said solder bump. When the relationships between the alloy growth rates are as described above, the diffusion rate of gold within the solder bump and the metal film is decreased, or the diffusion rate of the metal comprising the solder bump (particularly the main component metal) within the Au bump and the metal film is decreased, or the diffusion rate of the metal of the metal film within the solder bump and the Au bump is decreased. Therefore, it prevents the occurrence of voids within the bump and the metal film.
The solder bump is preferably an Sn-series solder bump, and the metal film is preferably composed of one metal chosen from copper, silver, Pd, platinum, lead, nickel, cadmium, or zinc. It is possible to prevent gold within the Au bump from diffusing into the metal film or the solder bump. It is also possible to prevent the metal within the solder bump (particularly the main component metal) from diffusing into the metal film or the Au bump. As a result, it prevents the occurrence of voids within the bump or the metal film.
The metal film is preferably composed of one metal chosen from the precious metals. It inhibits the formation of an alloy layer composed of gold and the main component of the solder bump. It prevents gold within the Au bump from diffusing into the metal film and the solder bump. It also prevents the metal within the solder bump (particularly the main component metal) from diffusing into the Au bump. As a result, it prevents the occurrence of voids within the bump and the metal film.
As a combination of the metal film and the solder bump, it is preferred that the metal film be Pd and that the solder bump be Sn. With this combination, an alloy metal layer cannot be formed easily, resulting in high connection reliability between the Au bump and the solder bump.
Herein, for the printed-wiring board 10 of the first embodiment, the surface of the solder bump 14 composed of tin is coated with a palladium film 16. Compared to gold, palladium does not easily form an alloy layer with Sn. Therefore, during reflow interconnection or heat generation by IC chips, palladium inhibits the formation of an alloy of the gold of the Au bump and the tin of the solder bump 14. As a result, it prevents the occurrence of voids within the Au bump and the solder bump. It also prevents the occurrence of cracks within the bump caused by voids. It prevents increases in resistance caused by the expansion of cracks with the bump when the semiconductor chip 20 generates heat. It prevents damage in the joint (between the solder bump and the Au bump) caused by thermal expansion of voids within the bump. Therefore, it improves the connection reliability between the Au bump and the solder bump.
For the first embodiment, the solder bump 14 is covered with the palladium film 16. However, other than palladium, it is possible to use a metal having a slower diffusion rate than the gold composing the Au bump. For example, silver, indium, platinum, and others are preferred for the metal film. Because the diffusion rate to Sn has a substantially similar tendency as the rate during ionization, it is possible to employ a metal in which the ionization tendency is smaller than that of tin and larger than that of gold. Theoretically, metals such as antimony (Sb), bismuth (Bi), copper (Cu), and others are also employable. However, because these metals cause an oxide layer to form on the surface, precious metals are preferred. Herein, silver can be coated on the surface of the solder bump through plating. Platinum can be coated on the solder bump through sputtering after creating a mask along with the solder bump of the printed-wiring board.
Continuously referring to
Sn+Pd(2+)→Sn(2+)+Pd [Formula 1]
This displacement plating forms a displacement plating film 16a composed of palladium on the surface of the solder bump 14 by immersing the substrate for mounting electronic components 100 shown in
For the displacement plating, the thickness of the precipitated Pd is insufficient to act as a barrier metal layer in order to prevent the gold from diffusing. To achieve a thickness that allows it to act as a barrier metal layer (for example, 0.03-0.07 μm), electroless Pd plating is performed. Electroless Pd plating refers to a method for precipitating Pd on the surface using Pd precipitated on the surface of the solder bump (a displacement plating film composed of palladium) as the core (catalyst). By employing electroless Pd plating, an electroless plating film (electroless Pd plating film) with a specified thickness is formed on the surface of the solder bump. As such, by performing displacement plating and electroless plating, a metal film is formed on the surface of the solder bump. The metal film is composed of the displacement plating film and the electroless plating film thereon.
This electroless Pd plating completes the metal film 16 by immersing the substrate for mounting electronic components 100 shown in
For the method of manufacturing the printed-wiring board according to the first embodiment, a palladium displacement plating film 16a is formed on the surface of the solder bump 14 through displacement plating and a palladium electroless plating film 16b with a specified thickness is formed on said palladium displacement plating film through electroless plating. This allows the surface of the solder bump 14 composed of tin to be coated with palladium. Therefore, during reflow interconnection and heat generation by a semiconductor, it can prevent gold from diffusing into tin by employing palladium having a slower diffusion rate than gold. As a result, it can prevent the occurrence of voids within the Au bump and the solder bump.
Referring to
Herein, for the semiconductor chip 20 of the second embodiment, a platinum film (metal film) is formed on the surface of the Au bump to prevent the occurrence of voids within the Au bump, the solder bump, and the metal film. This improves the connection reliability between the electronic components connected with the Au bump via the solder bump and the device for mounting electronic components.
For the second embodiment, the Au bump 24 is coated with the platinum film 26. For the metal film, it is possible to use, besides platinum, one composed of a metal that is less likely to form an alloy with Sn than the gold comprising the Au bump. For example, silver, indium, palladium, or others can be employed.
Continuously referring to
As shown in
For the method of manufacturing the semiconductor chip according to the second embodiment, the surface of the Au bump 24 is coated with the platinum film 26 by being immersed in flux on which platinum is diffused. This allows the surface of the Au bump 24 to be coated with platinum and for the occurrence of voids within the bump to be prevented during reflow and heat generation by the semiconductor.
For the abovementioned embodiments, an example is cited in which flip chip implementation is performed for the semiconductor chip on the printed-wiring board. However, the composition of the present invention can be used for any flip chip implementation as long as it employs an Au bump and a tin solder bump. As the substrate for mounting electronic components 100, a substrate shown in
In an embodiment of the invention, a gold stud bump is used to provide a substrate for flip chip interconnection in which Kirkendall voids do not occur during reflow interconnection with a solder bump. For a printed-wiring board 10, the surface of a solder bump 14 composed of tin is coated with a palladium film having a slower diffusion rate than the gold composing a gold stud bump 24. Therefore, during the reflow interconnection, the palladium acts to decrease the diffusion rate of the gold of the gold stud bump within the tin of the solder bump, thereby preventing the occurrence of Kirkendall voids. This allows for a reduction in the development of internal cracks caused by Kirkendall voids and prevents increases in resistance caused by expanded internal cracks when a semiconductor chip 20 generates heat, and it also prevents decreases in connection reliability caused by thermal expansion of air within the inner cracks.
Obviously, numerous modifications and variations of the present invention are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims, the invention may be practiced otherwise than as specifically described herein.
The present application claims the benefits of priority to U.S. Application No. 61/040,072, filed Mar. 27, 2008. The contents of that application are incorporated herein by reference in their entirety.
Number | Date | Country | |
---|---|---|---|
61040072 | Mar 2008 | US |