Claims
- 1. A method of forming a dielectric stack on a wafer comprising:
treating the wafer with hydroflouric acid to form an HF-last surface; pre-treating the HF-last surface with ozonated deionized water for a specified time period; forming the dielectric stack on the pre-treated surface; and providing a flow of NH3 in a process zone surrounding the semiconductor wafer after forming the dielectric stack.
- 2. The method of claim 1 wherein forming the dielectric stack comprises:
forming a first layer of hafnium oxide or hafnium silicate on the pre-treated surface, and forming a second layer of hafnium oxide or hafnium silicate on the first layer.
- 3. The method of claim 2 wherein forming the dielectric stack further comprises an annealing step between the forming steps.
- 4. The method of claim 2, wherein the first layer is hafnium oxide and the second layer is hafnium silicate.
- 5. The method of claim 2 wherein the first and second layers are formed using metal-organic chemical vapor deposition (MOCVD) process.
- 6. The method of claim 4 wherein
the hafnium oxide layer is formed using TetrakisDiethylamidoHafnium (TDEAH) precursor; and the hafnium silicate layer is formed using TetrakisDiethylamidoHafnium (TDEAH) and TetrakisDimethylamidoSilicon (TDMAS) precursors.
- 7. The method of claim 6 wherein
the ozonated deionized water has an O3 concentration that is in the range of about 10 ppm to about 30 ppm; the specified period of time for pre-treating is in the range of about 5 minutes to about 15 minutes; the hafnium oxide layer is formed at a pressure in the range of about 2 torr to about 8 torr and at a temperature in the range of 225° C.-700° C.; the hafnium silicate layer is formed at a temperature in the range of 225° C.-700° C. and at a pressure in the range of about 3 torr to about 8 torr, and the flow of NH3 is provided at a temperature in the range of about 400° C. to about 1100° C. for about 5 seconds to about 60 seconds.
- 8. The method of claim 7 wherein the dielectric stack has an effective oxide thickness (EOT) of less than about 1.7 nanometers.
- 9. The method of claim 7 wherein the dielectric stack has an effective oxide thickness (EOT) of less than about 1.25 nanometers.
- 10. The method of claim 6 wherein the
the ozonated deionized water has an O3 concentration that is about 20 ppm; the specified time period for pre-treating is about 10 minutes; the hafnium oxide layer is formed at a temperature of about 485° C. and at a pressure of about 4 torr; the hafnium silicate layer is formed at a temperature of about 600° C. and at a pressure of about 4 torr; and the flow of NH3 is provided for about 60 seconds at a temperature of about 700° C.
- 11. The method of claim 6 wherein the hafnium oxide layer is about 4 nanometers thick, the hafnium silicate layer is about 1.5 nanometers thick.
- 12. The method of claim 6 wherein the hafnium silicate layer comprises about 50% SiO2.
- 13. The method of claim 2 wherein the first and second layers are formed using alkylamido or alkylamino ligand precursors.
- 14. The method of claim 2 wherein the hafnium oxide precursors are selected from a group consisting of amino or amido precursors of the form, Hf(NRR′)4 and the hafnium silicate precursors are selected from a group consisting of amino or amido precursors of the form SiR1R2R3R4 where
R1=H, NH2, N(CH3)2, N(C2H5), N(C3H7), NCO, alkoxy, amino, alkyl and aryl; R2=H, NH2, N(CH3)2, N(C2H5), N(C3H7), NCO, alkoxy, amino, alkyl and aryl; R3=H, NH2, N(CH3)2, N(C2H5), N(C3H7), NCO, alkoxy, amino, alkyl and aryl; and R4=H, NH2, N(CH3)2, N(C2H5), N(C3H7), NCO, alkoxy, amino, alkyl and aryl.
- 15. The method of claim 2 wherein the hafnium oxide and the hafnium silicate layers are formed using MOCVD, LPCVD, PECVD, VPE, ALD or PVD.
- 16. The method of claim 1 further including:
removing the semiconductor wafer from a first chamber to a second chamber after forming the hafnium oxide layer; adjusting the temperature and pressure of the first chamber; and returning the semiconductor wafer to the first chamber after adjusting the temperature and pressure of the first chamber.
- 17. The method of claim 1 further including:
transporting the semiconductor wafer to a LPCVD chamber after providing the flow of NH3; and forming a polycrystalline-Si or amorphous Si layer over the dielectric stack.
- 18. The method of claim 17 wherein the polycrystalline-Si or amorphous-Si layer is formed by introducing silane or disilane in a process zone surrounding the semiconductor wafer at a specified temperature.
- 19. The method of claim 18 wherein the specified temperature is less than about 600° C.
- 20. The method of claim 16 wherein the specified temperature is in the range of about 400° C. to about 1100° C.
- 21. A method of forming a dielectric stack on a semiconductor wafer comprising:
treating the semiconductor wafer with hydroflouric acid to form an HF-last surface; pre-treating the HF-last surface by providing a flow of NH3 in a process zone around the semiconductor wafer at a specified temperature and for a specified duration; forming the dielectric stack on the pre-treated surface; and providing a flow of N2 in a process zone surrounding the semiconductor wafer after forming the dielectric stack.
- 22. The method of claim 20 wherein forming the dielectric stack comprises:
forming a first layer of hafnium oxide or hafnium silicate on the pre-treated surface; and forming a second layer of hafnium oxide or hafnium silicate on the first layer.
- 23. The method of claim 22 wherein forming the dielectric stack further comprises an annealing step between the forming steps.
- 24. The method of claim 22, further comprising forming a hafnium silicate layer on said second layer.
- 25. The method of claim 22 wherein the first and second layers are formed using LPCVD, PECVD, VPE, ALD or PVD.
- 26. The method of claim 22 wherein the first and second layers are formed using pulsed CVD.
- 27. The method of claim 22, wherein the first layer comprises hafnium oxide and the second layer comprises hafnium silicate.
- 28. The method of claim 27 wherein
the hafnium oxide layer is formed using TetrakisDiethylamidoHafnium (TDEAH) precursor; and the hafnium silicate layer is formed using TetrakisDiethylamidoHafnium (TDEAH) and TetrakisDimthylamidoSilicon (TDMAS) precursors.
- 29. The method of claim 28 wherein
the specified duration for providing a flow of NH3 is in the range of about 5 seconds to about 60 seconds; the specified temperature for providing a flow of NH3 is in the range of about 400° C. to about 1100° C.; the hafnium oxide layer is formed at a pressure in the range of about 2 torr to about 8 torr and at a temperature in the range of 225° C.-700° C.; the hafnium silicate layer is formed at a temperature in the range of 225° C.-700° C. and at a pressure in the range of about 3 torr to about 8 torr; and the flow of N2 is provided for about 5 seconds to about 60 seconds and at a temperature in the range of about 400° C. to about 1100° C.
- 30. The method of claim 29 wherein
the specified duration for providing a flow at NH3 is about 60 seconds; the specified temperature for providing a flow of NH3 is about 700° C.; the hafnium oxide layer is formed at a pressure of about 4 torr and at a temperature of about 485° C.; the hafnium silicate layer is formed at a temperature of about 600° C. and at a pressure of about 4 torr; and the flow of N2, is provided for about 60 seconds and at a temperature of about 800° C.
- 31. The method of claim 27 where the hafnium oxide layer is annealed before the hafnium silicate layer is formed.
- 32. The method of claim 27 wherein the hafnium oxide layer is about 3 nanometers thick, the hafnium silicate layer is about 1.0 nanometer thick and the hafnium silicate layer comprises about 50% SiO2.
- 33. A method of forming a dielectric stack on a semiconductor wafer, comprising:
treating the semiconductor wafer with hydrofluoric acid to form an HF-last surface; pre-treating the HF-last surface using a in-situ steam generation process; forming the dielectric stack on the pre-treated surface; and annealing the semiconductor wafer after forming the dielectric stack.
- 34. The method of claim 33 wherein pre-treating the HF-last surface comprises:
providing an inert gas flow in a process zone surrounding the HF-last surface; reacting hydrogen with an oxidizer in the process zone surrounding the HF-last surface using a flash in-situ steam generation (ISSG) process at a specified temperature and for a duration; and providing an inert gas flow in the process zone after the reacting step.
- 35. The method of claim 34 wherein the specified duration is in the range of 2-30 seconds.
- 36. The method of claim 34 wherein the specified temperature is in the range of 500-1000° C.
- 37. The method of claim 34 wherein the reacting includes providing a hydrogen flow at a rate in the range of 5-15 sccm.
- 38. The method of claim 34 wherein the reacting includes providing an oxidizer flow at a rate is in the range of 1000-3000 sccm.
Parent Case Info
[0001] This application claims priority from U.S. Provisional Application Serial No. 60/388,928 filed Jun. 14, 2001 entitled, “System And Method For Forming A Gate Dielectric”. The foregoing patent application, which is assigned to the assignee of the present application, is incorporated herein by reference in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60388928 |
Jun 2002 |
US |