The present disclosure relates generally to the field of semiconductor devices, and particular to a three-dimensional memory device containing self-aligned interlocking bonded structures including matching pairs of protrusions and recesses and methods of manufacturing the same.
Prior art substrates can be bonded by bonding two sets of copper bonding pads located on opposing pair of substrates. The opposing pair of substrates should be aligned during the bonding process to provide electrical connection between electrical nodes in the two substrates. Misalignment of the bonding pads can result in a decreased product yield in the bonded structures.
According to an aspect of the present disclosure, a bonded structure is provided, which comprises: a first substrate having a first bonding-side planar surface and a first mesa structure that protrudes from the first bonding-side planar surface, wherein a first metal pad structure comprising a first metallic material and including a first metallic surface is embedded within the first mesa structure; a second substrate having a second bonding-side planar surface and a first recess cavity that is recessed from the second bonding-side planar surface, wherein a second metal pad structure comprising a second metallic material and including a second metallic surface is located at a recessed region of the first recess cavity, and the first mesa structure is disposed within a volume of the first recess cavity and the first bonding-side planar surface contacts the second bonding-side planar surface; and a metal connection pad comprising a third metallic material bonded to the first metal pad structure and the second metal pad structure, and located within a volume of the first recess cavity that is not filled by the first mesa structure.
According to another aspect of the present disclosure, a method of forming a bonded structure is provided, which comprises: providing a first substrate having a first bonding-side planar surface and a first mesa structure that protrudes from the first bonding-side planar surface, wherein a first metal pad structure comprising a first metallic material and including a first metallic surface is embedded within the first mesa structure; providing a second substrate having a second bonding-side planar surface and a first recess cavity that is recessed from the second bonding-side planar surface, wherein a second metal pad structure comprising a second metallic material and including a second metallic surface is located at a recessed region of the first recess cavity; bringing the first bonding-side planar surface and the second bonding-side planar surface into physical contact with each other, while disposing the first mesa structure within a volume of the first recess cavity, wherein a gap is provided between the first metal pad structure and the second metal pad structure within a volume of the first recess cavity; and forming a metal connection pad by selectively growing a third metallic material from the first metal pad structure and the second metal pad structure.
As discussed above, the present disclosure is directed to self-aligned interlocking bonded structures including matching pairs of protrusions and recesses and methods of manufacturing the same, the various aspects of which are described below. The embodiments of the disclosure can be employed to form various structures including a multilevel memory structure, non-limiting examples of which include semiconductor devices such as three-dimensional monolithic memory array devices comprising a plurality of NAND memory strings.
The drawings are not drawn to scale. Multiple instances of an element may be duplicated where a single instance of the element is illustrated, unless absence of duplication of elements is expressly described or clearly indicated otherwise. Ordinals such as “first,” “second,” and “third” are employed merely to identify similar elements, and different ordinals may be employed across the specification and the claims of the instant disclosure. The same reference numerals refer to the same element or similar element. Unless otherwise indicated, elements having the same reference numerals are presumed to have the same composition. Unless otherwise indicated, a “contact” between elements refers to a direct contact between elements that provides an edge or a surface shared by the elements. As used herein, a first element located “on” a second element can be located on the exterior side of a surface of the second element or on the interior side of the second element. As used herein, a first element is located “directly on” a second element if there exist a physical contact between a surface of the first element and a surface of the second element. As used herein, a “prototype” structure or an “in-process” structure refers to a transient structure that is subsequently modified in the shape or composition of at least one component therein.
As used herein, a “layer” refers to a material portion including a region having a thickness. A layer may extend over the entirety of an underlying or overlying structure, or may have an extent less than the extent of an underlying or overlying structure. Further, a layer may be a region of a homogeneous or inhomogeneous continuous structure that has a thickness less than the thickness of the continuous structure. For example, a layer may be located between any pair of horizontal planes between, or at, a top surface and a bottom surface of the continuous structure. A layer may extend horizontally, vertically, and/or along a tapered surface. A substrate may be a layer, may include one or more layers therein, or may have one or more layer thereupon, thereabove, and/or therebelow.
A monolithic three-dimensional memory array is one in which multiple memory levels are formed above a single substrate, such as a semiconductor wafer, with no intervening substrates. The term “monolithic” means that layers of each level of the array are directly deposited on the layers of each underlying level of the array. In contrast, two dimensional arrays may be formed separately and then packaged together to form a non-monolithic memory device. For example, non-monolithic stacked memories have been constructed by forming memory levels on separate substrates and vertically stacking the memory levels, as described in U.S. Pat. No. 5,915,167 titled “Three-dimensional Structure Memory.” The substrates may be thinned or removed from the memory levels before bonding, but as the memory levels are initially formed over separate substrates, such memories are not true monolithic three-dimensional memory arrays. The various three-dimensional memory devices of the embodiments of the present disclosure can include monolithic three-dimensional NAND memory devices assembled non-monolithically by substrate to substrate bonding.
Generally, a semiconductor die, or a semiconductor package, can include a memory chip. Each semiconductor package contains one or more dies (for example one, two, or four). The die is the smallest unit that can independently execute commands or report status. Each die contains one or more planes (typically one or two). Identical, concurrent operations can take place on each plane, although with some restrictions. Each plane contains a number of blocks, which are the smallest unit that can be erased by in a single erase operation. Each block contains a number of pages, which are the smallest unit that can be programmed, i.e., a smallest unit on which a read operation can be performed.
A non-limiting example of a three-dimensional memory device 80 that can be included in a semiconductor die is illustrated in
The three-dimensional memory device 80 illustrated in
A staircase region can be formed in the contact region 300 by patterning the alternating stack (32, 46) such that underlying layers extend farther than overlying layers. A retro-stepped dielectric material portion 65 can be formed over the stepped surfaces of the alternating stack (32, 46) in the staircase region. Memory openings can be formed in the array region 100 and support openings can be formed in the contact region 300 by an anisotropic etch employing an etch mask layer. Memory opening fill structures 58 can be formed in each memory opening, and support pillar structures 20 can be formed in each support opening. The memory opening fill structures 58 and the support pillar structures 20 can include a same set of structural elements have a same composition. For example, each of the memory opening fill structures 58 and the support pillar structures 20 can include an optional pedestal channel portion 11, a memory stack structure 55, an optional dielectric core 62, and a drain region 63. Each memory stack structure 55 can include a memory film 50 and a semiconductor channel 60. Each memory film 50 can include a layer stack of, from outside to inside, a blocking dielectric layer, a vertical stack of memory elements (which may be embodied, for example, as portions of a charge storage material layer located at levels of the electrically conductive layers 46), and a tunneling dielectric layer. Each semiconductor channel 60 can include a first semiconductor channel layer 601 and a second semiconductor channel layer 602. Optionally, drain-select-level shallow trench isolation structures 72 can be formed through a subset of layers in an upper portion of the alternating stack (32, 46). The electrically conductive layers 46 that are cut by the drain-select-level shallow trench isolation structures 72 correspond to the drain-select gate electrodes of the NAND memory device. The drain-select-level shallow trench isolation structures 72 include a dielectric material such as silicon oxide, located in a trench.
A contact level dielectric layer 73 can be formed over the alternating stack (32, 46). If the spacer material layers are provided as sacrificial material layers, backside trenches can be formed between groups of memory opening fill structures 58 to facilitate replacement of the sacrificial material layers with electrically conductive layers 46. Backside recesses can be formed by introducing into the backside trenches an isotropic etchant that etches the material of the sacrificial material layers selective to the insulating layers 32, the memory opening fill structures 58, and the support pillar structures 20. Removal of the sacrificial material layers forms backside recesses that laterally surround the memory opening fill structures 58 and the support pillar structures 20. Tubular insulating spacers 616 can be formed around the pedestal channel portions 11, for example, by oxidation of the semiconductor material of the pedestal channel portions 11. Backside blocking dielectric layers 44 and the electrically conductive layers 46 can be formed in the backside recesses.
Source regions 61 can be formed in the semiconductor material layer 10 underneath the backside trenches, for example, by ion implantation. Surface regions of the semiconductor material layer 10 between the pedestal channel portions 11 and the source regions 61 constitute horizontal semiconductor channels 59. Insulating spacers 74 and backside contact via structures 76 can be formed in the backside trenches. Additional contact via structures (88, 86, 8P) can be formed through the contact level dielectric layer 73, and optionally through the retro-stepped dielectric material portion 65. For example, drain contact via structures 88 can be formed through the contact level dielectric layer 73 on each drain region 63 to electrically connect the drain regions 63 to overlying bit lines (not shown). Word line contact via structures 86 can be formed on the electrically conductive layers 46 through the contact level dielectric layer 73 and the retro-stepped dielectric material portion 65. Peripheral device contact via structures 8P can be formed through the contact level dielectric layer 73 and the retro-stepped dielectric material portion 65 directly on respective nodes of the peripheral devices. Additional interconnect level dielectric material layers (not shown) and additional metal interconnect structures (not shown) can be formed. The collection of all device structures and all interconnect structures on, or above, the substrate (9, 10) up to the level of the additional interconnect level dielectric material layers is herein referred to as a semiconductor device assembly 800.
It should be noted that the semiconductor device assembly 800 illustrated in
Referring to
The three-dimensional memory device 80 includes a three-dimensional array of memory elements included in a two-dimensional array of memory stack structures 55. Interconnect level dielectric layers 112 can be formed over the exemplary three-dimensional memory device 80. The interconnect level dielectric layers 112 can include various dielectric material layers, which can include at least one via level dielectric material layer and at least one line level dielectric material layer. Metal interconnect structures 92 are formed in the interconnect level dielectric layer 112. The metal interconnect structures 92 comprise metal via structures 922 and metal line structures 924. The topmost surface of the interconnect level dielectric layers 112 can be a planar horizontal surface.
Lower pad stacks (94, 95) of lower metal pad structures 94 and lower sacrificial pad structures 95 can be formed over the interconnect level dielectric layers 112. A layer stack of at least one metallic material layer including a respective metallic material and a sacrificial material layer including a sacrificial material can be formed over the interconnect level dielectric layers 112, and can be subsequently patterned to form the lower pad stacks (94, 95). For example, a metal layer, a metal nitride liner, and a sacrificial material layer can be sequentially deposited over the interconnect level dielectric layers 112, and can be patterned by a combination of lithographic patterning steps and an etch process to form the lower pad stacks (94, 95). The lithographic patterning steps can form a patterned photoresist layer covering discrete areas of the sacrificial material layer, and the etch process can include an anisotropic etch process that sequentially etches physically exposed portions of the sacrificial material layer, the metallic liner layer, and the metal layer.
Each remaining portion of the sacrificial material layer constitutes a lower sacrificial pad structure 95. Each remaining portion of the metal nitride liner constitutes a lower metal nitride portion 944. Each remaining portion of the metal layer constitutes a lower metal portion 942. Each stack of a lower metal portion 942 and a lower metal nitride portion 944 constitutes a lower metal pad structure 94. A lower metal pad structure 94 and a lower sacrificial pad structure 95 can have vertically coincident sidewalls. As used herein, a first surface and a second surface are vertically coincident with each other if the second surface overlies the first surface and if there exists a two-dimensional plane that includes the first surface and the second surface. Each lower metal pad structure 94 is electrically shorted to a respective node of the three-dimensional memory device 80.
The lower metal portions 942 can include, and/or consist essentially of, at least one elemental metal. For example, the lower metal portions 942 can include copper, tungsten, cobalt, aluminum, and/or elemental metals. The thickness of the lower metal portions 942 can be in a range from 30 nm to 600 nm, although lesser and greater thicknesses can also be employed. The lower metal nitride portions 944 can include, and/or consist essentially of, at least one conductive metal nitride such as titanium nitride, tantalum nitride, and/or tungsten nitride. The thickness of the lower metal nitride portions 944 can be in a range from 3 nm to 60 nm, although lesser and greater thicknesses can also be employed. The lower sacrificial pad portions 95 can include a material that can be removed selective to silicon oxide and the materials of the lower metal portions 942 and the lower metal nitride portions 944. For example, the lower sacrificial pad portions 95 can include silicon nitride, amorphous silicon, polysilicon, germanium, or a silicon germanium alloy. In one embodiment, the lower sacrificial pad structures 95 can include silicon nitride. The thickness of the lower sacrificial pad portions 95 can be in a range from 30 nm to 600 nm, although lesser and greater thicknesses can also be employed.
Horizontal cross-sectional shapes of the lower pad stacks (94, 95) (which can be observed in a top-down view) may be polygonal, curved, or of any generally curvilinear closed two-dimensional shape. For example, the horizontal cross-sectional shapes of the lower pad stacks (94, 95) can be rectangular, triangular, pentagonal, hexagonal, heptagonal, octagonal, circular, elliptical, or can have a two-dimensional closed shape having at least one straight edge and/or at least one curved edge. The maximum lateral dimension for each lower pad stack (94, 95) can be in a range from 100 nm to 20,000 nm, such as from 500 nm to 10,000 nm, although lesser and greater maximum lateral dimensional can also be employed.
Referring to
Referring to
Each remaining portion of the sacrificial material layer constitutes an upper sacrificial pad structure 97. Each remaining portion of the metal nitride liner constitutes an upper metal nitride portion 964. Each remaining portion of the metal layer constitutes an upper metal portion 962. Each stack of an upper metal portion 962 and an upper metal nitride portion 964 constitutes an upper metal pad structure 96. An upper metal pad structure 96 and an upper sacrificial pad structure 97 can have vertically coincident sidewalls. Each upper metal pad structure 96 is electrically shorted to a respective node of the three-dimensional memory device 80 through a respective bonding level via structure 926.
The upper metal portions 962 can include, and/or consist essentially of, at least one elemental metal. For example, the upper metal portions 962 can include copper, tungsten, cobalt, aluminum, and/or elemental metals. The thickness of the upper metal portions 962 can be in a range from 30 nm to 600 nm, although lesser and greater thicknesses can also be employed. The upper metal nitride portions 964 can include, and/or consist essentially of, at least one conductive metal nitride such as titanium nitride, tantalum nitride, and/or tungsten nitride. The thickness of the upper metal nitride portions 964 can be in a range from 3 nm to 60 nm, although lesser and greater thicknesses can also be employed. The upper sacrificial pad portions 97 can include a material that can be removed selective to silicon oxide. For example, the upper sacrificial pad portions 97 can include silicon nitride, amorphous silicon, polysilicon, germanium, or a silicon germanium alloy. In one embodiment, the upper sacrificial pad structures 97 can include silicon nitride. The thickness of the upper sacrificial pad portions 97 can be in a range from 30 nm to 600 nm, although lesser and greater thicknesses can also be employed.
Horizontal cross-sectional shapes of the upper pad stacks (96, 97) may be polygonal, curved, or of any generally curvilinear closed two-dimensional shape. For example, the horizontal cross-sectional shapes of the upper pad stacks (96, 97) can be rectangular, triangular, pentagonal, hexagonal, heptagonal, octagonal, circular, elliptical, or can have a two-dimensional closed shape having at least one straight edge and/or at least one curved edge. The maximum lateral dimension for each upper pad stack (96, 97) can be in a range from 100 nm to 20,000 nm, such as from 500 nm to 10,000 nm, although lesser and greater maximum lateral dimensional can also be employed.
In one embodiment, the lower pad stacks (94, 95) and the upper pad stacks (96, 97) can have a same horizontal cross-sectional shape. For example, the lower pad stacks (94, 95) and the upper pad stacks (96, 97) can have a same rectangular horizontal cross-sectional shape.
Referring to
A first patterned etch mask layer 127 can be applied over the planarization insulating layer 116L and the upper pad stacks (96, 97). The first patterned etch mask layer 127 can be a photoresist layer that is lithographically patterned to cover each upper pad stack (96, 97). In one embodiment, the first patterned etch mask layer 127 can be patterned with tapered sidewalls having a taper angle (as measured from a vertical line) in a range from 5 degrees to 45 degrees, such as from 10 degrees to 30 degrees. For example, the first patterned etch mask layer 127 can include a grey photoresist material, and a lithographic exposure process that provides gradual transition of the intensity of illumination at edges of images can be employed to pattern the grey photoresist material with tapered sidewalls. Alternatively, the first patterned etch mask layer 127 can be patterned with substantially vertical sidewalls. In one embodiment, patterned portions of the first patterned etch mask layer 127 can have a same shape and a same size. For example, the first patterned etch mask layer 127 can have a shape of a circular frustum, an elliptical frustum, a rectangular frustum, a circular cylinder, an elliptical cylinder, cube or cuboid. Each upper pad stack (96, 97) can be covered by a bottom surface of a respective patterned portion of the first patterned etch mask layer 127.
Referring to
Referring to
Referring to
Referring to
An anisotropic etch process is performed to transfer the pattern of the line connections, as embodied as volumes between patterned portions of the photoresist layer 147, into upper portions of the bonding level dielectric layer 114 and the insulating ring structures 116. Continuous channel cavities in a shape of recessed surface grooves (121, 131) are formed in volumes from which the materials of the bonding level dielectric layer 114 and the insulating ring structures 116 are removed by the anisotropic etch process. Each continuous channel cavity contains one or more alley grooves 131 which extend between a mesa structure (96, 97, 116) and a respective street groove 121, which extends to a peripheral edge of the first exemplary semiconductor structure. The recessed surface grooves (121, 131) may have planar bottom surfaces and vertical sidewalls, or may have a rounded bottom surface that continuously extends to the top surface of the bonding level dielectric layer 114 and/or to the top surface of an insulating ring structure 116. The depth of the recessed surface grooves can be on the order of the width of the recessed surface grooves, and can be in a range from 50 nm to 1,000 nm, although lesser and greater depths can also be employed.
Referring to
Referring to
Referring to
The first exemplary substrate 1000 and the second exemplary substrate 2000 are generally aligned such that the first bonding-side planar surface of the first exemplary substrate 1000 faces the second bonding-side planar surface of the second exemplary substrate 2000. Generally, the first exemplary substrate 1000 includes the first bonding-side planar surface and first mesa structures (96, 116) that protrude from the first bonding-side planar surface. Each first mesa structure (96, 116) comprises a first metal pad structure 96 containing a first metallic material (such as the metallic material of an upper metal nitride portion 964) and including a first metallic surface (such as the metallic surface of the upper metal nitride portion 964). The second exemplary substrate 2000 has the second bonding-side planar surface and first recess cavities 119 that are recessed from the second bonding-side planar surface. A second metal pad structure 94 comprising a second metallic material (such as the metallic material of a lower metal nitride portion 944) and including a second metallic surface (such as the metallic surface of the lower metal nitride portion 944) is located at a recessed region of each first recess cavity 119.
In one embodiment, second recess cavities 119 can be provided on the first exemplary substrate 1000. The second recess cavities 119 are recessed from the first bonding-side planar surface of the first exemplary substrate 1000. A third metal pad structure 94 including a respective third metallic surface (such as a surface of a lower metal nitride portion 944) is located at a recessed region of each second recess cavity 110 on the first exemplary substrate 1000. Second mesa structures (96, 116) can protrude from the second bonding-side planar surface on the second exemplary substrate 2000. Each second mesa structure includes a fourth metal pad structure 96 having a fourth metallic surface (such as a surface of an upper metal nitride portion 964). In one embodiment, each of the first and the second exemplary substrates (1000, 2000) contains both the mesa structures and the recess cavities. In another embodiment, the first exemplary substrate 1000 contains only the mesa structures, while the second exemplary substrate 2000 contains only the recess cavities. In yet another embodiment, the first exemplary substrate 1000 contains only the recess cavities, while the second exemplary substrate 2000 contains only the mesa structures.
Generally, the first exemplary substrate 1000 comprises an optional first semiconductor material layer 10 on which first semiconductor devices 80 are located and further comprises first interconnect level dielectric layers 112 embedding first metal interconnect structures 92 providing an electrically conductive path between each of the first metal pad structures 96 or the third metal pad structures 94 and a respective one of the first semiconductor devices 80. The second exemplary substrate 2000 comprises an optional second semiconductor material layer 10 on which second semiconductor devices 180 are located and further comprises second interconnect level dielectric layers 112 embedding second metal interconnect structures 92 providing an electrically conductive path between each of the second metal pad structures 94 or the fourth metal pad structures 96 and a respective one of the second semiconductor devices 180.
Referring to
Each first mesa structure (96, 116) of the first exemplary substrate 1000 can be disposed within a volume of a respective first recess cavity 119 of the second exemplary substrate 2000. Each second mesa structure (96, 116) of the second exemplary substrate 2000 can be disposed within a volume of a respective second recess cavity 119 of the first exemplary substrate 1000. A gap 109 is provided between each opposing pair of a first metal pad structure 96 on the first exemplary substrate 1000 and a second metal pad structure 94 of the second exemplary substrate 2000 within a volume of a respective first recess cavity 119. A gap 109 is provided between each opposing pair of a third metal pad structure 94 on the first exemplary substrate 1000 and a fourth metal pad structure 96 of the second exemplary substrate 2000 within a volume of a respective second recess cavity 119.
In one embodiment, continuous channel cavities 129 can be provided along the interface between the first bonding-side planar surface and the second bonding-side planar surface. Each continuous channel cavity 129 can be defined by a recessed surface groove located within the first exemplary substrate 1000 and/or by a recessed surface groove located within the second exemplary substrate 2000. In one embodiment, a continuous channel cavity 129 can be defined by a pair of a recessed surface groove located within the first exemplary substrate 1000 and a recessed surface groove located within the second exemplary substrate 2000. In this case, the recessed surface groove located within the first exemplary substrate 1000 can have a mirror pattern of the pattern of the recessed surface groove located within the second exemplary substrate 2000. Each continuous channel cavity 129 within a first subset of the continuous channel cavities 129 can continuously extend from an interlocked pair of a first mesa structure (96, 116) and a first gap to a peripheral edge of the one of the first and second exemplary substrates (1000, 2000). Each continuous channel cavity 129 within a second subset of the continuous channel cavities 129 can continuously extends from an interlocked pair of a second mesa structure (96, 116) and a second gap 109 to a peripheral edge of the one of the first and second exemplary substrates (1000, 2000).
Each vacant volume of the recess cavities 119 is located between an opposing pair of metal pad structures (94, 96), which includes an upper metal pad structure 96 and a lower metal pad structure 94. The vacant volumes of the recess cavities 119 are herein referred to as inter-pad cavities 109, which is connected to a respective one of the continuous channel cavities (129, 139). The continuous channel cavities (129, 139) include street channel cavities 129 formed by mating of opposing street groves 121 in opposing substrates (1000, 2000) and alley grooves 139 formed by mating of opposing alley grooves 131 in opposing substrates (1000, 2000).
Referring to
In one embodiment, the upper metal nitride portions 964 of the first metal pad structures 96 of the first and/or second exemplary substrate(s) (1000, 2000) contain the first metallic material, the lower metal nitride portions 944 of the second metal pad structures 94 of the first and/or second exemplary substrate(s) (1000, 2000) contain the second metallic material, and the deposited metallic material, which is herein referred to as a third metallic material, can be the same as, or different from, the first and/or the second metallic material(s). In one embodiment, the first and/or second metallic material(s) can include tungsten, cobalt, ruthenium, titanium nitride, tantalum nitride, or tungsten nitride, and the third metallic material can include tungsten, cobalt, or ruthenium. For example, first and second metallic materials can include titanium nitride, and the third metallic material can include tungsten deposited by decomposition of WF6.
The third metallic material can be grown from the each of the metal pad structures (94, 96), and fills the entire volume of each inter-pad cavity 109 to form metal connection pads 140. A portion of the third metallic material grows from an upper metal pad structure 96 and another portion of the third metallic material grows from a lower metal pad structure 94 around each inter-pad cavity 109 until the two portions of the third metallic material merge to form a metal connection pad 140 that is a continuous structure. Each metal connection pad 140 may have a cylindrical or cuboid shape, and may include a spout portion that laterally protrudes into the adjacent alley channel cavity 139 at a slanted angle (i.e., along a non-horizontal and non-vertical direction) with respect to the interface between the first and second bonding-side planar surfaces. A plurality of metal connection pads 140 can be simultaneously formed by growth of the third metallic material each opposing pair of an upper metal pad structure 96 and a lower metal pad structure 94 within each unfilled volume of the recess cavities 119, i.e., within each volume of the inter-pad cavities 109.
In one embodiment, in case shapes of the physically exposed surfaces of an upper metal pad structure 96 and a lower metal pad structure 94 are not perfectly matched around an inter-pad cavity 109 and/or in case the physically exposed surfaces of an upper metal pad structure 96 and a lower metal pad structure 94 are laterally offset with respect to each other around an inter-pad cavity 109, the metal connection pad 140 formed in the inter-pad cavity 109 can have a horizontal step that corresponds to the mismatch or lateral shift between the physically exposed surfaces of the upper metal pad structure 96 and the lower metal pad structure 94. Optionally, a dielectric passivation material can be deposited in the street channel cavities 129 into the alley channel cavities 139 by a conformal deposition process such as low pressure chemical vapor deposition. The dielectric passivation material can include, for example, silicon nitride and/or silicon oxide. Dielectric passivation material portions deposited in the street channel cavities 129 into the alley channel cavities 139 can block ingress of moisture or other contaminants into the interface region of the bonded structure.
Referring to
A bonding level dielectric layer 114, mesa structures (96, 116), and the recess cavities 119 can be formed on the backside of the substrate semiconductor layer 9 (e.g., the backside of a silicon wafer which is opposite to the front side on which the second semiconductor devices 180 are located) of the second exemplary substrate 3000. The first exemplary substrate 1000 and the second exemplary substrate 3000 can be generally aligned such that a first bonding-side planar surface of the first exemplary substrate 1000 faces a second bonding-side planar surface of the second exemplary substrate 3000.
Referring to
Referring to
Referring to
Referring to all drawings and according to various embodiments of the present disclosure, a bonded structure is provided, which comprises: a first substrate (1000 or 4000) having a first bonding-side planar surface and a first mesa structure (96, 116) that protrudes from the first bonding-side planar surface, wherein the first mesa structure (96, 106) comprises a first metal pad structure 96 comprising a first metallic material and including a first metallic surface; a second substrate (2000 or 3000) having a second bonding-side planar surface and a first recess cavity 119 that is recessed from the second bonding-side planar surface, wherein a second metal pad structure 94 comprising a second metallic material and including a second metallic surface is located at a recessed region of the first recess cavity 119, and the first mesa structure (96, 106) is disposed within a volume of the first recess cavity 119 and the first bonding-side planar surface contacts the second bonding-side planar surface; and a metal connection pad 140 comprising a third metallic material bonded to the first metal pad structure 96 and the second metal pad structure 94, and located within a volume of the first recess cavity 119 that is not filled by the first mesa structure (96, 116).
A continuous channel cavity (129, 139) can be provided, which is free of any solid material and continuously extends from the metal connection pad 140 to a peripheral edge of at least one of the first and second bonding-side planar surfaces along an interface between the first substrate (1000 or 4000) and the second substrate (2000 or 3000). In one embodiment, the continuous channel cavity (129, 139) is bounded by at least one recessed surface groove (such as the alley groove 131) that extends along at least one sidewall of the first mesa structure (96, 116) and the first recess cavity 119 and located on at least one of the first and second bonding-side planar surfaces.
In one embodiment, the first metallic surface is more proximal to a two-dimensional plane including an interface between the first bonding-side planar surface and the second bonding-side planar surface than a tip portion of the first mesa structure (96, 106) is to the two-dimensional plane by the thickness of an upper sacrificial pad structure 97 that is removed during the manufacturing process. The second metallic surface is more distal from the two-dimensional plane than a recessed planar surface (which is formed at the processing steps of
In one embodiment, the first metallic material comprises a first metal nitride material, the second metallic material comprises a second metal nitride material, and the third metallic material comprises a material selected from tungsten, ruthenium, and cobalt.
In one embodiment, first semiconductor devices 80 are located over a front side of the first substrate (1000, 4000), and second semiconductor devices 180 are located over a front side of the second substrate (2000, 3000). In one embodiment, the first semiconductor devices 80 comprise an array of three-dimensional NAND memory devices, and the second semiconductor devices 180 comprise driver circuit devices for the array of three-dimensional NAND memory devices 80.
In one embodiment the first substrate (1000, 4000) comprises first interconnect level dielectric layers 112 embedding first metal interconnect structures 92 providing an electrically conductive path between the first metal pad structure 96 and one of the first semiconductor devices 80, and the second substrate (2000 or 3000) comprises second interconnect level dielectric layers 112 embedding second metal interconnect structures 92 providing an electrically conductive path between the second metal pad structure 94 and one of the second semiconductor devices 180.
In the second and third embodiments shown in
In the third embodiment illustrated in
In one embodiment, the first substrate (1000 or 4000) comprises a second recess cavity 119 that is recessed from the first bonding-side planar surface, wherein a third metal pad structure 94 including a third metallic surface is located at a recessed region of the second recess cavity 119. The second substrate (2000 or 3000) comprises a second mesa structure (96, 116) that protrudes from the second bonding-side planar surface, the second mesa structure (96, 116) comprises a fourth metal pad structure 96 including a fourth metallic surface, and the second mesa structure (96, 116) is disposed within a volume of the second recess cavity 119. Another metal connection pad 140 comprising the third metallic material is bonded to the third metal pad structure 94 and the fourth metal pad structure 96, and is located within a volume of the second recess cavity 119 that is not filled by the second mesa structure (96, 116).
Optionally, a thermal anneal can be performed to induce oxide-to-oxide bonding at the interface between the first bonding-side planar surface and the second bonding-side planar surface. Optionally, a dielectric passivation material can be deposited in the street channel cavities 129 into the alley channel cavities 139 by a conformal deposition process such as low pressure chemical vapor deposition. The dielectric passivation material can include, for example, silicon nitride and/or silicon oxide. Dielectric passivation material portions deposited in the street channel cavities 129 into the alley channel cavities 139 can block ingress of moisture or other contaminants into the interface region of the bonded structure.
The above described methods provide improved alignment between bonding pads on opposing substrates by sliding the mesa structures on one substrate into respective recesses in the opposing substrate. The metal connection pads 140 provide electrical connection between the various semiconductor devices in the first exemplary substrate 1000 and the various semiconductor devices in the second exemplary substrate 2000. Thus, the metal interconnection pads 140 provide mechanical bonding between the first and second exemplary substrates (1000, 2000) through adhesion to a pair of an upper metal pad structure 96 in one of the first and second exemplary substrates (1000, 2000) and a lower metal pad structure 94 in another of the first and second exemplary substrates (1000, 2000). Further, the metal interconnection pads 140 provide electrical connections between pairs of an upper metal pad structure 96 in one of the first and second exemplary substrates (1000, 2000) and a lower metal pad structure 94 in another of the first and second exemplary substrates (1000, 2000). Thus, the metal interconnection pads 140 provide the dual functions of mechanically bonding the first and second exemplary substrates (1000, 2000) and providing electrically conductive paths between the first and second exemplary substrates (1000, 2000).
Although the foregoing refers to particular preferred embodiments, it will be understood that the disclosure is not so limited. It will occur to those of ordinary skill in the art that various modifications may be made to the disclosed embodiments and that such modifications are intended to be within the scope of the disclosure. Compatibility is presumed among all embodiments that are not alternatives of one another. The word “comprise” or “include” contemplates all embodiments in which the word “consist essentially of” or the word “consists of” replaces the word “comprise” or “include,” unless explicitly stated otherwise. Where an embodiment employing a particular structure and/or configuration is illustrated in the present disclosure, it is understood that the present disclosure may be practiced with any other compatible structures and/or configurations that are functionally equivalent provided that such substitutions are not explicitly forbidden or otherwise known to be impossible to one of ordinary skill in the art. All of the publications, patent applications and patents cited herein are incorporated herein by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
3933550 | Erwin | Jan 1976 | A |
3933567 | Erwin | Jan 1976 | A |
3950211 | Erwin | Apr 1976 | A |
4016050 | Lesh et al. | Apr 1977 | A |
4039244 | Leachy | Aug 1977 | A |
4109297 | Lesh et al. | Aug 1978 | A |
4338995 | Shelley | Jul 1982 | A |
4387137 | Rice | Jun 1983 | A |
4425380 | Nuzzi et al. | Jan 1984 | A |
4520881 | Phaal | Jun 1985 | A |
4630172 | Stenerson et al. | Dec 1986 | A |
4872934 | Kameda | Oct 1989 | A |
4884976 | Franks, Jr. | Dec 1989 | A |
5239746 | Goldman | Aug 1993 | A |
5256902 | Culver | Oct 1993 | A |
5371407 | Goldman | Dec 1994 | A |
5387530 | Doyle et al. | Feb 1995 | A |
5497545 | Watanabe et al. | Mar 1996 | A |
5498850 | Das | Mar 1996 | A |
5561322 | Wilson | Oct 1996 | A |
5575898 | Wolf et al. | Nov 1996 | A |
5656858 | Kondo et al. | Aug 1997 | A |
5659656 | Das | Aug 1997 | A |
5661089 | Wilson | Aug 1997 | A |
5661441 | Morino et al. | Aug 1997 | A |
5729051 | Nakamura | Mar 1998 | A |
5737052 | Kimura | Apr 1998 | A |
5747877 | Wilson | May 1998 | A |
5767575 | Lan et al. | Jun 1998 | A |
5834839 | Mertol | Nov 1998 | A |
5843806 | Tsai | Dec 1998 | A |
5879568 | Urasaki et al. | Mar 1999 | A |
5915167 | Leedy | Jun 1999 | A |
6034427 | Lan et al. | Mar 2000 | A |
6084895 | Kouchi et al. | Jul 2000 | A |
6172306 | Downey | Jan 2001 | B1 |
6184577 | Takemura et al. | Feb 2001 | B1 |
6218731 | Huang et al. | Apr 2001 | B1 |
6225139 | Tsung-Wen | May 2001 | B1 |
6280641 | Gaku et al. | Aug 2001 | B1 |
6301779 | Azar | Oct 2001 | B1 |
6337463 | Gaku et al. | Jan 2002 | B1 |
6348737 | Advocate, Jr. et al. | Feb 2002 | B1 |
6362436 | Kimbara et al. | Mar 2002 | B1 |
6426555 | Hsia et al. | Jul 2002 | B1 |
6479760 | Kimbara et al. | Nov 2002 | B2 |
6551433 | Kuwako et al. | Apr 2003 | B2 |
6566752 | Hsia et al. | May 2003 | B2 |
6579332 | Takemura et al. | Jun 2003 | B1 |
6581816 | Vitali et al. | Jun 2003 | B2 |
6620522 | Kusachi et al. | Sep 2003 | B2 |
6693031 | Advocate, Jr. et al. | Feb 2004 | B2 |
6693356 | Jiang et al. | Feb 2004 | B2 |
6740352 | Lee et al. | May 2004 | B2 |
6750422 | Gaku et al. | Jun 2004 | B2 |
6881994 | Lee et al. | Apr 2005 | B2 |
6903027 | Matsuura | Jun 2005 | B2 |
6929169 | Kubokawa et al. | Aug 2005 | B2 |
6951812 | Jiang et al. | Oct 2005 | B2 |
7005350 | Walker et al. | Feb 2006 | B2 |
7023739 | Chen et al. | Apr 2006 | B2 |
7067420 | Choi et al. | Jun 2006 | B2 |
7078811 | Suga | Jul 2006 | B2 |
7144472 | Sato et al. | Dec 2006 | B2 |
7177191 | Fasoli et al. | Feb 2007 | B2 |
7198386 | Zampini et al. | Apr 2007 | B2 |
7208349 | Lee et al. | Apr 2007 | B2 |
7217631 | Suga | May 2007 | B2 |
7221588 | Fasoli et al. | May 2007 | B2 |
7233522 | Chen et al. | Jun 2007 | B2 |
7256495 | Lee et al. | Aug 2007 | B2 |
7257891 | Lee et al. | Aug 2007 | B2 |
7304249 | Lee et al. | Dec 2007 | B2 |
7312101 | Jiang et al. | Dec 2007 | B2 |
7329949 | Jiang et al. | Feb 2008 | B2 |
7498710 | Rao | Mar 2009 | B2 |
7514321 | Mokhlesi et al. | Apr 2009 | B2 |
7550847 | Jiang et al. | Jun 2009 | B2 |
7575973 | Mokhlesi et al. | Aug 2009 | B2 |
7696559 | Arai et al. | Apr 2010 | B2 |
7736457 | Iwata | Jun 2010 | B2 |
7745265 | Mokhlesi et al. | Jun 2010 | B2 |
7746680 | Scheuerlein et al. | Jun 2010 | B2 |
7808038 | Mokhlesi et al. | Oct 2010 | B2 |
7848145 | Mokhlesi et al. | Dec 2010 | B2 |
7851851 | Mokhlesi et al. | Dec 2010 | B2 |
7927499 | Wang | Apr 2011 | B2 |
8008710 | Fukuzumi | Aug 2011 | B2 |
8053829 | Kang et al. | Nov 2011 | B2 |
8107270 | Scheuerlein et al. | Jan 2012 | B2 |
8187936 | Alsmeier et al. | May 2012 | B2 |
8193054 | Alsmeier | Jun 2012 | B2 |
8198672 | Alsmeier | Jun 2012 | B2 |
8258055 | Hwang et al. | Sep 2012 | B2 |
8349716 | Alsmeier et al. | Mar 2013 | B2 |
8394716 | Hwang et al. | Mar 2013 | B2 |
8445347 | Alsmeier | May 2013 | B2 |
8450181 | Chen et al. | May 2013 | B2 |
8614126 | Lee et al. | Dec 2013 | B1 |
8658499 | Makala et al. | Feb 2014 | B2 |
8741761 | Lee et al. | Jun 2014 | B2 |
8847302 | Alsmeier et al. | Sep 2014 | B2 |
8878278 | Alsmeier et al. | Nov 2014 | B2 |
8884357 | Wang et al. | Nov 2014 | B2 |
8946023 | Makala et al. | Feb 2015 | B2 |
8987089 | Pachamuthu et al. | Mar 2015 | B1 |
9023719 | Pachamuthu et al. | May 2015 | B2 |
9129963 | Yang | Sep 2015 | B1 |
9144157 | Iida | Sep 2015 | B2 |
9230973 | Pachamuthu et al. | Jan 2016 | B2 |
9230987 | Pachamuthu et al. | Jan 2016 | B2 |
9305934 | Ding et al. | Apr 2016 | B1 |
9412749 | Shimabukuro et al. | Aug 2016 | B1 |
9449982 | Lu et al. | Sep 2016 | B2 |
9449983 | Yada et al. | Sep 2016 | B2 |
9449987 | Miyata et al. | Sep 2016 | B1 |
9455263 | Zhang et al. | Sep 2016 | B2 |
9460931 | Pachamuthu et al. | Oct 2016 | B2 |
9502471 | Lu et al. | Nov 2016 | B1 |
9530790 | Lu et al. | Dec 2016 | B1 |
9543318 | Lu et al. | Jan 2017 | B1 |
9559117 | Pachamuthu et al. | Jan 2017 | B2 |
9576850 | Ishizaka et al. | Feb 2017 | B2 |
9589981 | Nishikawa et al. | Mar 2017 | B2 |
9620512 | Nishikawa et al. | Apr 2017 | B1 |
9627403 | Liu et al. | Apr 2017 | B2 |
9646981 | Nishikawa et al. | May 2017 | B2 |
RE46435 | Scheuerlein et al. | Jun 2017 | E |
9721663 | Ogawa | Aug 2017 | B1 |
9728032 | Kelly et al. | Aug 2017 | B2 |
9844142 | Cho et al. | Dec 2017 | B2 |
9853043 | Lu et al. | Dec 2017 | B2 |
9876031 | Shimizu et al. | Jan 2018 | B1 |
9953992 | Ogawa | Apr 2018 | B1 |
10199359 | Sakakibara | Feb 2019 | B1 |
20010042781 | Vitali et al. | Nov 2001 | A1 |
20020003307 | Suga | Jan 2002 | A1 |
20020005249 | Kuwako et al. | Jan 2002 | A1 |
20020035890 | Kusachi et al. | Mar 2002 | A1 |
20020039644 | Kimbara et al. | Apr 2002 | A1 |
20020056890 | Advocate, Jr. et al. | May 2002 | A1 |
20020090833 | Matsuura et al. | Jul 2002 | A1 |
20020113044 | Gaku et al. | Aug 2002 | A1 |
20020149115 | Hsia et al. | Oct 2002 | A1 |
20020182891 | Matsuura | Dec 2002 | A1 |
20030068859 | Leung et al. | Apr 2003 | A1 |
20030107092 | Chevallier | Jun 2003 | A1 |
20030186543 | Jiang et al. | Oct 2003 | A1 |
20030219979 | Choi et al. | Nov 2003 | A1 |
20030232472 | Wu | Dec 2003 | A1 |
20040062858 | Sato et al. | Apr 2004 | A1 |
20040065718 | Kubokawa et al. | Apr 2004 | A1 |
20040132282 | Jiang et al. | Jul 2004 | A1 |
20040182819 | Gaku et al. | Sep 2004 | A1 |
20040200726 | Lee et al. | Oct 2004 | A1 |
20040214373 | Jiang et al. | Oct 2004 | A1 |
20040217093 | Arai et al. | Nov 2004 | A1 |
20050083698 | Zampini et al. | Apr 2005 | A1 |
20050127143 | Kubokawa et al. | Jun 2005 | A1 |
20050170626 | Suga | Aug 2005 | A1 |
20060003531 | Chang et al. | Jan 2006 | A1 |
20060030150 | Jiang et al. | Feb 2006 | A1 |
20060035416 | Savastiouk et al. | Feb 2006 | A1 |
20060076323 | Arai et al. | Apr 2006 | A1 |
20060258076 | Mizushima et al. | Nov 2006 | A1 |
20070062682 | Sagi et al. | Mar 2007 | A1 |
20070193679 | Iwata | Aug 2007 | A1 |
20070210338 | Orlowski | Sep 2007 | A1 |
20070228846 | Rao | Oct 2007 | A1 |
20070252201 | Kito et al. | Nov 2007 | A1 |
20080041822 | Wang | Feb 2008 | A1 |
20080067583 | Kidoh et al. | Mar 2008 | A1 |
20080099917 | Jiang et al. | May 2008 | A1 |
20080132006 | Jiang et al. | Jun 2008 | A1 |
20080169496 | Keller et al. | Jul 2008 | A1 |
20090121323 | Kwon et al. | May 2009 | A1 |
20090230449 | Sakaguchi et al. | Sep 2009 | A1 |
20090242967 | Katsumata et al. | Oct 2009 | A1 |
20100044778 | Seol | Feb 2010 | A1 |
20100059811 | Sekine et al. | Mar 2010 | A1 |
20100065949 | Thies et al. | Mar 2010 | A1 |
20100112769 | Son et al. | May 2010 | A1 |
20100117143 | Lee et al. | May 2010 | A1 |
20100120214 | Park et al. | May 2010 | A1 |
20100155810 | Kim et al. | Jun 2010 | A1 |
20100155818 | Cho | Jun 2010 | A1 |
20100171162 | Katsumata et al. | Jul 2010 | A1 |
20100181610 | Kim et al. | Jul 2010 | A1 |
20100207195 | Fukuzumi et al. | Aug 2010 | A1 |
20100213458 | Prall | Aug 2010 | A1 |
20100320528 | Jeong et al. | Dec 2010 | A1 |
20110065270 | Shim | Mar 2011 | A1 |
20110076819 | Kim et al. | Mar 2011 | A1 |
20110133606 | Yoshida et al. | Jun 2011 | A1 |
20110151667 | Hwang et al. | Jun 2011 | A1 |
20110169067 | Ernst et al. | Jul 2011 | A1 |
20110266606 | Park et al. | Nov 2011 | A1 |
20110287612 | Lee et al. | Nov 2011 | A1 |
20110298126 | Tsai et al. | Dec 2011 | A1 |
20110312174 | Lee et al. | Dec 2011 | A1 |
20120001247 | Alsmeier | Jan 2012 | A1 |
20120001249 | Alsmeier | Jan 2012 | A1 |
20120001250 | Alsmeier | Jan 2012 | A1 |
20120003800 | Lee et al. | Jan 2012 | A1 |
20120007230 | Hwang et al. | Jan 2012 | A1 |
20120012920 | Shin et al. | Jan 2012 | A1 |
20120032250 | Son et al. | Feb 2012 | A1 |
20120052674 | Lee et al. | Mar 2012 | A1 |
20120068242 | Shin et al. | Mar 2012 | A1 |
20120074367 | Costa et al. | Mar 2012 | A1 |
20120119287 | Park et al. | May 2012 | A1 |
20120140562 | Choe et al. | Jun 2012 | A1 |
20120153376 | Alsmeier et al. | Jun 2012 | A1 |
20120168220 | Lee et al. | Jul 2012 | A1 |
20120208347 | Hwang et al. | Aug 2012 | A1 |
20120256247 | Alsmeier et al. | Oct 2012 | A1 |
20120261638 | Sills et al. | Oct 2012 | A1 |
20120276719 | Han et al. | Nov 2012 | A1 |
20130118782 | Cho et al. | May 2013 | A1 |
20130161702 | Chen | Jun 2013 | A1 |
20130213701 | Iida | Aug 2013 | A1 |
20130248974 | Alsmeier et al. | Sep 2013 | A1 |
20130264631 | Alsmeier et al. | Oct 2013 | A1 |
20130313627 | Lee et al. | Nov 2013 | A1 |
20130313717 | Holmes et al. | Nov 2013 | A1 |
20130322174 | Li et al. | Dec 2013 | A1 |
20140061849 | Tanzawa | Mar 2014 | A1 |
20140124475 | Lee | May 2014 | A1 |
20140199815 | Hwang et al. | Jul 2014 | A1 |
20140264533 | Simsek-Ege et al. | Sep 2014 | A1 |
20140264542 | Simsek-Ege et al. | Sep 2014 | A1 |
20140264545 | Takahashi et al. | Sep 2014 | A1 |
20140273373 | Makala et al. | Sep 2014 | A1 |
20140377947 | Ishizaka et al. | Dec 2014 | A1 |
20150003158 | Aritome | Jan 2015 | A1 |
20150236038 | Pachamuthu et al. | Aug 2015 | A1 |
20160027760 | Yu et al. | Jan 2016 | A1 |
20160049421 | Zhang et al. | Feb 2016 | A1 |
20160320142 | Ho et al. | Nov 2016 | A1 |
20170200671 | Tsai et al. | Jul 2017 | A1 |
20170236835 | Nakamura et al. | Aug 2017 | A1 |
20170373079 | Sharangpani et al. | Dec 2017 | A1 |
20170373197 | Sharangpani et al. | Dec 2017 | A1 |
20180342455 | Nosho | Nov 2018 | A1 |
20180350879 | Sel | Dec 2018 | A1 |
20180366482 | Zhou | Dec 2018 | A1 |
20190006418 | Sel | Jan 2019 | A1 |
20190027489 | Orimoto | Jan 2019 | A1 |
20190057756 | Kim | Feb 2019 | A1 |
20190067025 | Yada | Feb 2019 | A1 |
20190067314 | Lu | Feb 2019 | A1 |
Number | Date | Country |
---|---|---|
1398831 | Mar 2004 | EP |
WO2002015277 | Feb 2002 | WO |
WO2008118433 | Oct 2008 | WO |
WO2009085078 | Jul 2009 | WO |
WO2012003301 | Jan 2012 | WO |
WO2015012664 | Aug 2015 | WO |
Entry |
---|
Jang et al., “Vertical Cell Array Using TCAT (Terabit Cell Array Transistor) Technology for Ultra High Density NAND Flash Memory,” 2009 Symposium on VLSI Technology Digest of Technical Papers, pp. 192-193. |
Jang et al., “Memory Properties of Nickel Silicide Nanocrystal Layer for Possible Application to Nonvolatile Memory Devices,” IEEE Transactions on Electron Devices, vol. 56, No. 12, Dec. 2009. |
Katsumata et al., “Pipe-Shaped BiCS Flash Memory with 16 Stacked Layers and Multi-Level-Cell Operation for Ultra High Density Storage Devices,” 2009 Symposium on VLSI Technology Digest of Technical Papers, pp. 136-137. |
Maeda et al., “Multi-Stacked 1G Cell/Layer Pipe-Shaped BiCS Flash Memory,” 2009 Symposium on VLSI Technology Digest of Technical Papers, pp. 22-23. |
Endoh et al., “Novel Ultra High Density Memory with a Stacked-Surrounding Gate Transistor (S-SGT) Structured Cell,” IEDM Proc. (2001) 33-36. |
Tanaka et al., “Bit-Cost Scalable Technology for Low-Cost and Ultrahigh-Density Flash Memory,” Toshiba Review, vol. 63, No. 2, 2008, pp. 28-31. |
Kimura, “3D Cells Make Terabit NAND Flash Possible,” Nikkei Electronics Asia, Sep. 17, 2009, 6pgs. |
Chen et al., “Reliability Characteristics of NiSi Nanocrystals Embedded in Oxide and Nitride Layers for Nonvolatile Memory Application,” Applied Physics Letters 92, 152114 (2008). |
J. Ooshita, Toshiba Announces 32Gb 3D-Stacked Multi-Level NAND Flash, 3 pages, http://techon.nikkeip.co.jp/english/NEWS_EN/20090619/171977/ Nikkei Microdevices, Tech-On, Jun. 19, 2009. |
Li, W. et al., “Sacrificial Polymers for Nanofluidic Channels in Biological Applications”, Nanotechnology 14 (2003) 578-583. |
International Search Report & Written Opinion, PCT/US2011/042566, dated Jan. 17, 2012. |
Invitation to Pay Additional Fees & Partial International Search Report, PCT/US2011/042566, dated Sep. 28, 2011. |
International Search Report, PCT/US2013/035567, dated Sep. 30, 2013, 6pgs. |
International Search Report, PCT/US2016/036656, dated Nov. 10, 2016, 17pgs. |
Invitation to Pay Additional Fees and Partial Search Report, PCT/US2016/036656, dated Sep. 16, 2016, 7pgs. |
Notice of Allowance, U.S. Appl. No. 14/995,017, dated May 20, 2016, 14pgs. |
Invitation to Pay Additional Fees, PCT/US2013/024638, dated Apr. 24, 2013. |
International Search Report and Written Opinion, PCT/US2014/020290, dated Jun. 25, 2014, 10pgs. |
International Search Report and Written Opinion, PCT/US2014/023276, dated Jun. 30, 2014, 13pgs. |
Invitation to Pay Additional Fees and Partial Search Report, PCT/US2015/015155, dated May 25, 2015, 8pgs. |
U.S. Appl. No. 15/638,672, filed Jun. 30, 2017, SanDisk Technologies LLC. |
U.S. Appl. No. 15/458,200, filed Mar. 14, 2017, SanDisk Technologies LLC. |
U.S. Appl. No. 15/458,269, filed Mar. 14, 2017, SanDisk Technologies LLC. |
U.S. Appl. No. 15/458,272, filed Mar. 14, 2017, SanDisk Technologies LLC. |
U.S. Appl. No. 15/581,575, filed Apr. 28, 2017, SanDisk Technologies LLC. |
U.S. Appl. No. 15/593,916, filed May 12, 2017, SanDisk Technologies LLC. |
U.S. Appl. No. 15/605,204, filed May 25, 2017, SanDisk Technologies LLC. |
U.S. Appl. No. 15/873,101, filed Jan. 17, 2018, SanDisk Technologies LLC. |
U.S. Appl. No. 15/892,648, filed Feb. 9, 2018, SanDisk Technologies LLC. |
U.S. Appl. No. 15/928,337, filed Mar. 22, 2018, SanDisk Technologies LLC. |
U.S. Appl. No. 15/928,340, filed Mar. 22, 2018, SanDisk Technologies LLC. |
U.S. Appl. No. 15/928,407, filed Mar. 22, 2018, SanDisk Technologies LLC. |
Notification of Transmittal of the International Search Report and Written Opinion of the International Searching Authority for International Patent Application No. PCT/US2019/016152, dated May 15, 2019, 2 pages. |
International Search Report The International Searching Authority for International Patent Application No. PCT/US2019/016152, dated May 15, 2019, 3 pages. |
Written Opinion of the International Searching Authority for International Patent Application No. PCT/US2019/016152, dated May 15, 2019, 7 pages. |