The present application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2010-084539, filed Mar. 31, 2010, the entire contents of which are hereby incorporated by reference.
1. Field of the Invention
The present invention relates to a wiring board and a method for manufacturing a wiring board.
2. Discussion of the Background
In recent years, as electronic devices with higher performance and smaller size have been developed. Technologies for accommodating electronic components such as an IC chip in a wiring board are described in Japanese Laid-Open Patent Publication Nos. 2002-246757 and 2001-332863. Using such technologies, terminals of a semiconductor element and wiring in a buildup layer are appropriately connected. The contents of Japanese Laid-Open Patent Publication Nos. 2002-246757 and 2001-332863 are incorporated herein by reference in their entirety in this application.
According to one aspect of the present invention, a wiring board includes a substrate having a cavity, an electronic component accommodated in the cavity of the substrate, a first conductive pattern formed on a surface of the substrate and having a frame shape surrounding the opening of the cavity, a second conductive pattern formed on the surface of the substrate and outside the frame shape of the first conductive pattern, and an insulation layer formed on the surface of the substrate and covering the first conductive pattern, the second conductive pattern and the opening of the cavity. The first conductive pattern has a slit extending from the outside of the frame shape to the inside of the frame shape.
According to another aspect of the present invention, a method for manufacturing a wiring board includes forming in a substrate a cavity which accommodates an electronic component, forming on a surface of the substrate a first conductive pattern having a frame shape surrounding the opening of the cavity and a slit extending from the outside of the frame shape to the inside of the frame shape, forming a second conductive pattern on the surface of the substrate outside the frame shape of the first conductive pattern, accommodating in the cavity of the substrate an electronic component, and forming on the surface an insulation layer covering the first conductive pattern, the second conductive pattern and the opening of the cavity.
A more complete appreciation of the invention and many of the attendant advantages thereof will be readily obtained as the same becomes better understood by reference to the following detailed description when considered in connection with the accompanying drawings, wherein:
The embodiments will now be described with reference to the accompanying drawings, wherein like reference numerals designate corresponding or identical elements throughout the various drawings.
A coordinate system of axis X, axis Y and axis Z, which are perpendicular to each other, is used in the description.
Substrate 2 is a substrate made by impregnating reinforcement material (base material) such as glass cloth, glass non-woven fabric, aramid non-woven fabric and the like with epoxy resin, BT (bismaleimide triazine) resin, polyimide resin or the like. Substrate 2 is approximately 110 μm thick, and cavity 21 in a rectangular shape is formed in the center. Cavity 21 is not always required to be positioned in the center of substrate 2.
Conductive patterns (4, 10) are formed on the upper surface of substrate 2, and conductive patterns (5, 11) are formed on the lower surface of substrate 2. Those conductive patterns (4, 5, 10, 11) are each approximately 20 μm thick.
Conductive patterns (4, 5) are each made of copper or the like, and are electrically connected by through-hole conductors 20. Conductive patterns (10, 11) are each formed to surround cavity 21. Conductive pattern 10 is used to prevent a recess from being formed along the cavity on the upper surface of interlayer insulation layer 6; a detailed description will be provided later. Also, conductive pattern 11 is used to precisely position electronic component 3.
Electronic component 3 is an IC chip. Electronic component 3 is accommodated in cavity 21 formed in substrate 2 in such a way that terminals 30 are positioned on the upper side.
Interlayer insulation layer 6 is formed to cover the upper surface of substrate 2. Interlayer insulation layer 6 is made of cured prepreg, for example, and is 60 μm thick. Conductive patterns (4, 10) formed on the upper surface of substrate 2 and conductive patterns 8 formed on the upper surface of interlayer insulation layer 6 are electrically insulated from each other by interlayer insulation layer 6.
Prepreg is formed, for example, by impregnating glass fiber or aramid fiber with epoxy resin, polyester resin, bismaleimide triazine resin (BT resin), imide resin (polyimide), phenol resin, allyl polyphenylene ether resin (A-PPE resin) or the like.
Interlayer insulation layer 7 is formed to cover the lower surface of substrate 2. Interlayer insulation layer 7 is made of cured prepreg, for example, and is 60 μm thick, the same as interlayer insulation layer 6. Conductive patterns (5, 11) formed on the lower surface of substrate 2 and conductive patterns 9 formed on the lower surface of interlayer insulation layer 7 are electrically insulated from each other by interlayer insulation layer 7.
Instead of prepreg, a liquid-type or film-type thermosetting resin or thermoplastic resin, or RCF (resin-coated copper foil) may also be used as the material for interlayer insulation layers (6, 7). Here, as for thermosetting resin, for example, epoxy resin, imide resin (polyimide), BT resin, allyl polyphenylene ether resin, aramid resin or the like may be used. Also, as for thermoplastic resin, for example, liquid-crystal polymer (LCP), PEEK resin, PTFE resin (fluororesin) or the like may be used. Such materials are preferred to be selected according to requirements, for example, from the viewpoints of insulation, dielectric properties, heat resistance, mechanical features and the like. In addition, additives such as curing agents, stabilizers, fillers and the like may be contained in the above resin.
Conductive patterns 8 are formed on the upper surface of interlayer insulation layer 6. Conductive patterns 8 are electrically connected to conductive patterns 4 and terminals 30 of electronic component 3 through via conductors 60.
Conductive patterns 9 are formed on the lower surface of interlayer insulation layer 7. Conductive patterns 9 are electrically connected to conductive patterns 5 through via conductors 70. Conductive patterns (8, 9) are made of copper or the like, and are each approximately 20 μm thick.
Next, a method for manufacturing wiring board 1 with a built-in electronic component is described with reference to
As shown in
As shown in
Electroless copper plating and electrolytic copper plating are performed on copper-clad laminate 110. Accordingly, as shown in
By using a subtractive method, for example, copper foils (101, 102) and copper-plated film 104 on the surfaces of substrate 2 are patterned. Accordingly, conductive patterns (4, 5) and conductive patterns (10a, 11a) including conductive patterns (10, 11) shown in
As shown in
As shown in
When cavity 21 is formed in substrate 2, conductive pattern (11a) is also shaped to be a frame along the periphery of cavity 21 and becomes conductive pattern 11.
As shown in
Tape 201 is laminated on the lower-surface side of substrate 2 as shown in
During that time, since there is conductive pattern 11 which has the same thickness as that of conductive patterns 5 and is formed along the periphery of cavity 21, tape 201 is laminated substantially horizontally without warping.
Electronic component 3 is positioned on the upper surface of tape 201 (adhesive surface) with terminals 30 positioned on the upper side as shown in
As shown in
During the lamination, resin that forms the prepreg is filled in through-hole conductors 20. Also, resin that forms the prepreg flows into the space in cavity 21 between electronic component 3 and the inner walls of substrate 2. Accordingly, the space between electronic component 3 and the inner walls of substrate 2 is filled with resin material.
The resin that has flowed into the space between electronic component 3 and the inner walls of substrate 2 is resin mainly from the prepreg positioned above electronic component 3. During the lamination, part of the resin outside conductive pattern 10 moves toward the portion surrounded by conductive pattern 10 through slits “S” formed in conductive pattern 10.
Furthermore, conductive pattern 11 is formed on the lower surface of substrate 2 to surround cavity 21. In addition, the lower surface of conductive pattern 11 is adhered to tape 201. Therefore, the resin that has flowed into the space between electronic component 3 and the inner walls of substrate 2 does not flow out to the lower-surface side of substrate 2, since conductive pattern 10 works as a wall to prevent such outflow.
As shown in
Using a carbon dioxide gas (CO2) laser, a UV-YAG laser or the like, via holes are formed in interlayer insulation layers (6, 7). Conductive patterns (8, 9) and via conductors (60, 70) are formed by an additive method, for example. Accordingly, wiring board 1 with a built-in electronic component is completed as shown in
As described so far, conductive pattern 10 is formed on the upper surface of substrate 2 to surround cavity 21 in the present embodiment. As shown in
In the present embodiment, when interlayer insulation layer 6 is formed on the upper surface of substrate 2 by laminating film-type prepreg, resin mainly from the prepreg positioned above electronic component 3 flows into the space in cavity 21 between electronic component 3 and the inner walls of substrate 2. Part of the resin outside conductive pattern 10 moves to the portion surrounded by conductive pattern 10 through slits “S” formed in conductive pattern 10 as shown in
In the present embodiment, slits “S” are formed in the entire conductive pattern 10 as shown in
In the present embodiment, conductive pattern 11 is formed on the lower surface of substrate 2 to surround cavity 21. In addition, the lower surface of conductive pattern 11 is adhered to tape 201. Accordingly, the resin that has flowed into the space between electronic component 3 and the inner walls of substrate 2 does not flow out toward the lower-surface side of substrate 2 since the resin is blocked by conductive pattern 10. Therefore, more resin than necessary does not flow out from interlayer insulation layer 6 positioned on the portion surrounded by conductive pattern 10. Thus, a recess does not occur on the upper surface of interlayer insulation layer 6. Accordingly, the upper surface of interlayer insulation layer 6 is made flat, enabling precise buildup of multiple conductive patterns and multiple interlayer insulation layers on substrate 2.
In the present embodiment, electronic component 3 is maintained substantially horizontally in cavity 21 because of tape 201 laminated substantially horizontally. Therefore, surface flatness of interlayer insulation layer 6 is ensured. As a result, fine conductive patterns 8 are formed on interlayer insulation layer 6. Also, via conductors are formed precisely. Accordingly, connection reliability increases between terminals 30 of electronic component 3 and via conductors 60.
In the present embodiment, when cavity 21 is formed in substrate 2, conductive patterns (10a, 11a) are each shaped to be a frame along the periphery of cavity 21 and become conductive patterns (10, 11) as shown in
Interlayer insulation layers (601, 602) are respectively formed on the upper and lower surfaces of wiring board 1 with a built-in electronic component. Through holes are formed in interlayer insulation layers (601, 602) to reach conductive patterns (8, 9) formed in wiring board 1 with a built-in electronic component.
Conductive patterns (603, 604) are respectively formed on interlayer insulation layers (601, 602). At the same time, via conductors (605, 606) are formed respectively in the through holes formed in interlayer insulation layers (601, 602). Accordingly, conductive patterns 603 and conductive patterns 8 are electrically connected. Also, conductive patterns 604 and conductive patterns 9 are electrically connected.
In the same manner, interlayer insulation layers (607, 608), conductive patterns (609, 610) and via conductors (611, 612) are formed.
Liquid-type or dry-film-type photosensitive resist (solder resist) is either applied or laminated on both main surfaces of the substrate. Then, mask film with a predetermined pattern is adhered to the surface of the photosensitive resist. The photosensitive resist is exposed to ultraviolet rays and developed using an alkaline solution.
Accordingly, solder-resist layers (613, 614) are formed, having opening portions to expose portions of conductive patterns (609, 610) which become solder pads. Through the above steps, buildup multilayer printed wiring board (1A) shown in
In the present embodiment, wiring board 1 with a built-in electronic component was manufactured using a face-up method in which electronic component 3 is accommodated in cavity 21 so that terminals 30 are positioned on the upper side as shown in
In such a case, after tape 201 is laminated on the lower-surface side of substrate 2 as shown in
As shown in
As shown in
Using a carbon dioxide gas (CO2) laser, a UV-YAG laser or the like, via holes are formed in interlayer insulation layers (6, 7). Conductive patterns (8, 9) and via conductors (60, 70) are formed by an additive method, for example.
In each of the above embodiments, conductive pattern 10 is formed along the periphery of cavity 21 as shown in
In the following, a method for manufacturing wiring board 1 with a built-in electronic component having conductive pattern 10 as shown in
As shown in
Through holes 103 are formed in copper-clad laminate 110 using a drill or the like as shown in
Electroless copper plating and electrolytic copper plating are performed on copper-clad laminate 110. Accordingly, copper-plated film 104 is formed on the surfaces of copper-clad laminate 110 and on the inner-wall surfaces of through holes 103 as shown in
Using a subtractive method, for example, copper foils (101, 102) and copper-plated film 104 on the surfaces of substrate 2 are patterned to form conductive patterns (10, 11) shaped as rectangular frames and rectangular conductive patterns (10b, 10a) surrounded by conductive patterns (10, 11) as shown in
As shown by arrows “a” in
In the following, after slits are formed in conductive pattern 10 through the process described above and an electronic component is accommodated in cavity 21, insulation layers and conductive patterns are built up. Accordingly, wiring board 1 with a built-in electronic component is completed.
In such wiring board 1 with a built-in electronic component, part of the resin outside conductive pattern 10 also moves to the portion surrounded by conductive pattern 10 through slits “S” formed in conductive pattern 10 while film-type prepreg is laminated. Therefore, the thickness of interlayer insulation layer 6 is made uniform near the periphery of cavity 21. Accordingly, the upper surface of interlayer insulation layer 6 is made flat, enabling precise buildup of multiple conductive patterns and multiple interlayer insulation layers on substrate 2. However, in such a case, the distance from the inner-wall surfaces of cavity 21 to the inner-wall surfaces of conductive pattern 10 is preferred to be shorter than the line width of conductive pattern 10.
As shown in
In the above embodiment, an example in which cavity 21 is shaped as a square is described. However, that is not the only option, and cavity 21 may also be a circle or an ellipse as shown in
The shape of conductive pattern 10 is not always required to be the same shape as cavity 21. For example, as shown in
In the above embodiment, slits “S” formed in conductive pattern 10 were formed by etching. However, that is not the only option. Slits “S” may also be formed by performing laser etching at conductive pattern (10a) or conductive pattern 10.
Slits “S” formed in conductive pattern 10 may also be formed in the corners of conductive pattern 10 as shown in
In the above embodiment, slits “S” are formed in the entire conductive pattern 10. However, that is not the only option, and slits “S” may be formed preferentially in locations near the corners of conductive pattern 10 as shown in
When conductive pattern 10 is formed along the periphery of circular or elliptical cavity 21, slits “S” may be formed preferentially in portions farther from electronic component 3 as shown in
In the above embodiment, slits “S” are formed along conductive pattern 10 at regular intervals. However, that is not the only option, and as shown in
As shown in
Slits “S” may be formed to extend from the upper surface of conductive pattern 10 to the lower surface. Alternatively, slits “S” may be formed to reach an appropriate depth from the upper surface of conductive pattern 10.
As shown in
In the above embodiment, conductive patterns (10, 11) were set as dummy patterns which are not electrically connected to other conductive patterns. However, conductive patterns (10, 11) are not limited to such, and they may also be electrically connected to other conductive patterns (4, 5). By doing so, they may form part of electronic circuits. Alternatively, they may be used as ground conductors.
Electronic component 3 accommodated in substrate 2 is not limited to semiconductor elements such as an IC chip. For example, as shown in
In the above embodiment, substrate 2 was a substrate made by impregnating reinforcement material (base material) such as glass cloth, glass non-woven fabric, aramid non-woven fabric or the like with epoxy resin, BT (bismaleimide triazine) resin, polyimide resin or the like. However, substrate 2 where cavity 21 is to be formed is not limited to such, and may also be a substrate where conductive patterns (2a) are formed inside as shown in
In cavity 21 formed in substrate 2, a component to be flip-chip mounted may be accommodated as electronic component 3 as shown in
Also, electronic component 3 may be accommodated in cavity 21 formed in a substrate of a laminated wiring board. For example,
In the above embodiment, when interlayer insulation layer 6 is formed, the space between electronic component 3 and the inner walls of cavity 21 is filled with resin material that forms interlayer insulation layer 6. Accordingly, electronic component 3 is fixed. However, that is not the only method, and electronic component 3 may be fixed to substrate 2 using another method. For example, before interlayer insulation layer 6 is formed, insulative resin made of thermosetting resin and inorganic filler, for example, is filled in the space between electronic component 3 and the inner walls of substrate 2 so that electronic component 3 is fixed to substrate 2.
In the above embodiment, conductive pattern 11 is formed on the lower surface of substrate 2. However, that is not the only option, and conductive pattern 11 is not always required to be formed.
In the above embodiment, through holes 103 were formed in substrate 2 using a drill or the like. However, that is not the only option. Through holes may also be formed using a carbon dioxide gas (CO2) laser, an Nd-YAG laser, an excimer laser or the like.
In the above embodiment, cavity 21 to accommodate electronic component 3 was formed in substrate 2 using a drill or the like. However, that is not the only option. Cavity 21 may also be formed using a carbon dioxide gas (CO2) laser, an Nd-YAG laser, an excimer laser or the like.
In the present embodiment, cavity 21 was set to be a hole that penetrates through substrate 2. However, cavity 21 is not limited to such, and may also be a recessed portion which opens only upward.
A wiring board according to an embodiment of the present invention has the following: a substrate in which a cavity is formed; an electronic component accommodated in the cavity; a first conductive pattern formed on a first surface of the substrate to surround an opening of the cavity; a second conductive pattern formed around the first conductive pattern; and an insulation layer formed on the first surface to cover the first conductive pattern, the second conductive pattern and the opening of the cavity. In the first conductive pattern, a slit is formed to extend from the side having the second conductive pattern to the side having the opening of the cavity.
A method for manufacturing a wiring board according to another embodiment of the present invention includes the following: in a substrate, forming a cavity to accommodate the electronic component; on a first surface of the substrate, forming a first conductive pattern in which a slit is formed and which surrounds an opening of the cavity, and forming a second conductive pattern to be positioned around the first conductive pattern; and on the first surface, forming an insulation layer to cover the first conductive pattern, the second conductive pattern and the opening of the cavity. The slit extends from the side having the first conductive pattern to the side having the opening of the cavity.
A first conductive pattern is formed on an upper surface of a substrate to surround an opening of a cavity. Accordingly, considerable warping of an insulation layer is suppressed. Also, slits are formed in the first conductive pattern to extend from the side having a second conductive pattern to the side having the opening of the cavity. Therefore, when the insulation layer is formed, part of the resin outside the first conductive pattern moves through the slits to the portion surrounded by first conductive pattern 10. Accordingly, thicknesses of the insulation layer become equal in the portion surrounded by the first conductive pattern and in the portion outside the first conductive pattern, leading to a flat insulation layer. As a result, reliability of the wiring board is enhanced.
Obviously, numerous modifications and variations of the present invention are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims, the invention may be practiced otherwise than as specifically described herein.
Number | Date | Country | Kind |
---|---|---|---|
2010-084539 | Mar 2010 | JP | national |