Claims
- 1. An encapsulation method for a semiconductor die having a surface and a heat sink having a surface comprising:
applying a layer of material as a mask to a portion of said surface of said semiconductor die; applying an encapsulant material to the remaining portion of said surface of said semiconductor die; removing said layer of material from said surface of said semiconductor die, said removing including peeling said layer from said surface of said semiconductor die; and securing said heat sink to said surface of said semiconductor die.
- 2. The method of claim 1, wherein said encapsulant material includes a silicon gel material.
- 3. The method of claim 2, wherein said silicon gel material includes a gel elastomer material filled with heat conductive particles whereby heat conductivity is enhanced.
- 4. The method of claim 1, wherein the heat sink is resiliently mounted to said surface of said semiconductor die.
- 5. A method for encapsulating a chip scale semiconductor package having a surface, a substrate, and a heat sink having a surface comprising:
applying a layer of material as a mask to a portion of said surface of said chip scale semiconductor package; applying an encapsulant material to the remaining portion of said surface of said chip scale semiconductor package; removing said layer of material from said surface of said chip scale semiconductor package said removing including peeling said layer from said surface of said semiconductor die; bonding said chip scale package to said substrate; and securing said heat sink to said surface of said chip scale semiconductor package.
- 6. A method for applying a glob top material to a semiconductor die having a surface and a heat sink having a surface comprising:
applying a first layer of material to said surface of said semiconductor die; applying a second layer of material as a mask to a portion of said surface of said first layer of material; applying an encapsulant material to the remaining portion of said surface of said semiconductor die; removing said layer of material from said surface of said semiconductor die said removing including peeling said layer from said surface of said semiconductor die; and securing said heat sink to a surface of said second layer of material.
- 7. A method for applying a glob top material to a surface of a semiconductor die having a heat sink having a surface comprising:
applying a layer of material as a mask to a portion of said surface of said semiconductor die; applying glob top material to the remaining portion of said surface of said semiconductor die; removing said layer of material from said surface of said semiconductor die, said removing including peeling said layer from said surface of said semiconductor die; and securing said heat sink to said surface of said semiconductor die.
- 8. A method packing a portion of a Chip On Board semiconductor device having a heat sink, said method comprising:
providing a semiconductor die having a first side, a second side, and a plurality of edges providing a substrate; providing a thermally conductive heat sink member; attaching the first side of said semiconductor die to said substrate; covering at least a portion of the second side of said semiconductor die with a material having an exposed surface; applying a material to encapsulate said edges of said semiconductor die; maintaining said exposed surface of said material covering at least a portion of the second side of said semiconductor die substantially unencapsulated; removing said material having an exposed surface covering at least a portion of the second side of said semiconductor die, said removing including peeling said material from said surface of said semiconductor die; and attaching said heat sink member to the second side of said semiconductor die.
- 9. The method of claim 8, wherein providing said semiconductor die includes providing a semiconductor die having wire bond pads; and
wirebonding said wire bond pads of said semiconductor die to said substrate.
- 10. The method of claim 8, wherein said heat sink member is attached to said semiconductor die between said bond pads of said semiconductor die.
- 11. The method of claim 8, wherein providing said semiconductor die includes providing a semiconductor die having a surface having a grid of circuit connections configured for downbonding to a substrate; and
attaching said semiconductor die to said substrate includes attaching said grid of circuit connections to said substrate.
- 12. The method of claim 11, wherein said heat sink member is attached to a non-active back side surface of said semiconductor die.
- 13. The method of claim 8, wherein said substrate is a printed circuit board.
- 14. The method of claim 8, wherein the step of removing the material includes peeling said material away from the second side of said semiconductor die.
- 15. The method of claim 8, wherein said covering at least a portion of the second side of said semiconductor die includes covering at least a portion of the second side of said semiconductor die with a thermally conductive gel elastomer filled with thermally conductive particles.
- 16. The method of claim 15, wherein said gel elastomer is filled with metal particles.
- 17. The method of claim 8, wherein attaching said heat sink includes attaching said heat sink member to the second side of said semiconductor die with a thermally conductive adhesive.
- 18. The method of claim 8, wherein attaching said heat sink includes attaching said heat sink member to the second side of said semiconductor die with a polymeric tape.
- 19. A method for applying a glob top material to a surface of a semiconductor die having a heat sink having a surface comprising:
applying a layer of gel elastomer material as a mask to a portion of said surface of said semiconductor die; applying glob top material to the remaining portion of said surface of said semiconductor die; peeling said gel elastomer material from said surface of said semiconductor die; and attaching said surface of said heat sink to said surface of said semiconductor die.
- 20. The method of claim 19, wherein said gel elastomer material includes a gel elastomer material filled with particles.
- 21. A method for forming a Chip On Board semiconductor device having a heat sink member and a substrate having electrical connections, said method comprising:
providing a semiconductor die having a first side, a second side, a plurality of edges, and electrical terminals; attaching the first side of said semiconductor die to said substrate; connecting said electrical terminals of said semiconductor die to said electrical connections of said substrate; covering at least a portion of the second side of said semiconductor die with a compliant protective layer having an exposed surface; applying a material to encapsulate said electrical terminals and die edges; maintaining said exposed surface of said protective layer substantially unencapsulated by said material; removing said protective layer, said removing including peeling said protective layer; and attaching said heat sink member to the second side of said semiconductor die.
- 22. The method of claim 21, wherein said step of providing a semiconductor die includes providing a semiconductor die having wire bond pads; and
connecting said electrical terminals of said semiconductor die includes wirebonding said electrical terminals of said semiconductor die to said connections of said substrate.
- 23. The method of claim 22, wherein said heat sink member is attached to the second surface of said semiconductor die between said terminals of said semiconductor die.
- 24. The method of claim 21, wherein providing said semiconductor die includes providing a semiconductor die having an active surface with a grid of circuit connections configured for bonding to a substrate; and
connecting said electrical terminals of said semiconductor die to said electrical connections of said substrate includes bonding said grid to circuit connections on said substrate.
- 25. The method of claim 24, wherein said heat sink member is attached to a non-active back side surface of said semiconductor die.
- 26. The method of claim 21, wherein said substrate is a printed circuit board.
- 27. The method of claim 21, wherein removing said protective layer includes peeling said protective layer away from the second side of said semiconductor die.
- 28. The method of claim 21, wherein covering at least a portion of the second side of said semiconductor die includes covering at least a portion of the second side of said semiconductor die with a thermally conductive gel elastomer filled with thermally conductive particles.
- 29. The method of claim 28, wherein said thermally conductive gel elastomer comprises cross-linked silicone.
- 30. The method of claim 28, wherein said gel elastomer is filled with metal particles.
- 31. The method of claim 30, wherein attaching said heat sink member includes attaching said heat sink member to the second side of said semiconductor die with a non-stress thermally conductive adhesive.
- 32. The method of claim 31, wherein attaching said heat sink member includes attaching said heat sink member to the second side of said semiconductor die with a polymeric tape.
- 33. A method for forming a semiconductor device assembly having a heat sink, having semiconductor die having a first side, second side, and a plurality of edges, and having a substrate, said method comprising:
attaching the first side of said semiconductor die to said substrate; covering at least a portion of the second side of said semiconductor die with a material having an exposed surface; applying a material to encapsulate said edges of said semiconductor die; maintaining said exposed surface of said material covering at least a portion of the second side of said semiconductor die substantially unencapsulated; removing said material having an exposed surface covering at least a portion of the second side of said semiconductor die, said removing said material including peeling said material away from the second surface of said semiconductor die; and attaching said heat sink member to the second side of said semiconductor die.
- 34. The method of claim 33, wherein providing said semiconductor die includes providing a semiconductor die having wire bond pads; and wirebonding said wire bond pads of said semiconductor die to said substrate.
- 35. The method of claim 34, wherein said heat sink member is attached to said semiconductor die between said bond pads of said semiconductor die.
- 36. The method of claim 33, wherein providing said semiconductor die includes providing a semiconductor die having a surface having a grid of circuit connections configured for downbonding to a substrate; and
attaching said semiconductor die to said substrate includes attaching said grid of circuit connections to said substrate.
- 37. The method of claim 36, wherein said heat sink member is attached to a non-active back side surface of said semiconductor die.
- 38. The method of claim 33, wherein said substrate is a printed circuit board.
- 39. The method of claim 33, wherein said covering at least a portion of the second side of said semiconductor die includes covering at least a portion of the second side of said semiconductor die with a thermally conductive gel elastomer filled with thermally conductive particles.
- 40. The method of claim 39, wherein said thermally conductive gel elastomer comprises cross-linked silicone.
- 41. The method of claim 40, wherein said gel elastomer is filled with metal particles.
- 42. The method of claim 33, wherein attaching said heat sink member includes attaching said heat sink member to the second side of said semiconductor die with a thermally conductive adhesive.
- 43. The method of claim 33, wherein attaching said heat sink member includes attaching said heat sink member to the second side of said semiconductor die with a polymeric tape.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of application Ser. No. 09/510,890, filed Feb. 23, 2000, pending, which is a divisional of application Ser. No. 09/146,945, filed Sep. 3, 1998, now U.S. Pat. No. 6,117,797, issued Sep. 12, 2000.
Divisions (1)
|
Number |
Date |
Country |
| Parent |
09146945 |
Sep 1998 |
US |
| Child |
09510890 |
Feb 2000 |
US |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
09510890 |
Feb 2000 |
US |
| Child |
10189097 |
Jul 2002 |
US |