1. Field of the Invention
This invention relates generally to integrated circuit packages and methods of package assembly. More particularly, the present invention pertains to the manufacture of Chip On Board devices with heat sinks for high power dissipation.
2. State of the Art
Semiconductor devices are used in a wide variety of products, including computers, automobiles, integrated circuit cards, audio/video products, and a plethora of other electronic apparatus.
Modern electronic appliances such as computers have hundreds of integrated circuits (IC) and other electronic components, most of which are mounted on printed circuit boards (PCB). Heat is generated by such components. The heat generated by many ICs and other electronic components with simple circuits may often be dissipated without an additional heat sink. However, components requiring added heat sinks are becoming more numerous as the required speed, circuit complexity, and circuit density have increased.
In particular, as semiconductor devices have become more dense in terms of electrical power consumption per unit volume, heat generation has greatly increased, requiring package construction which dissipates the generated heat much more rapidly. As the state of the art progresses, the ability to adequately dissipate heat is often a severe constraint on the size, speed, and power consumption of an integrated circuit design.
The term “heat sink” is used herein in general reference to a passive heat transfer device, for example, an extruded aluminum plate with or without fins thereon. The plate is thermally coupled to an electronic component, e.g., semiconductor die, to absorb heat from the component and dissipate the heat by convection into the air. In this application, a heat sink will be distinguished from a “heat spreader,” the latter pertaining to a member which channels heat from a semiconductor die to leads which exit the die package. However, a heat sink and a heat spreader may together be used to cool a device.
Integrated circuit devices are constructed by making, e.g., a (silicon or germanium) semiconductor die with internal and surface circuits including transistors, resistors, capacitors, etc. A single semiconductor die may contain thousands of such components and generate considerable heat. Electrical connection pads on an “active” surface of the semiconductor die are connected to the various die circuits. The integrated circuit device also includes electrical leads enabling the electrical connection pads of the semiconductor die to be connected to circuits on a PCB (or other substrate) of an appliance.
Dissipation of generated thermal energy is necessary for safe operation of an electronic appliance. An excessively high temperature of an IC may cause a circuit board fire and damage or destroy the appliance. High temperatures cause failure of the integrated circuits themselves. State of the art methods for absorbing and dissipating thermal energy from high speed Chip On Board (COB) semiconductor devices are inadequate for any or all of the following reasons: (a) insufficient heat transfer capability, (b) excessively large package size, especially the profile height, (c) complexity of manufacture, and/or (d) excessive cost.
Current methods of forming glob topped Chip On Board devices with heat sinks are shown in U.S. Pat. No. 5,552,635 of Kim et al., U.S. Pat. No. 5,477,082 of Buckley III et al., U.S. Pat. No. 5,468,995 of Higgins III, U.S. Pat. No. 5,610,442 of Schneider et al., and U.S. Pat. No. 5,659,952 of Kovac et al.
In U.S. Pat. No. 5,450,283 of Lin et al., a method for making a semiconductor device with an exposed die back side is described. The method includes providing a printed wiring board (PWB) substrate with conductive traces, on which a semiconductor die is flip mounted and connected to the conductive traces. An electrically nonconductive coupling material is placed between the die and substrate. A package body is formed around the perimeter of the die, covering a portion of the conductive traces and any portion of the coupling material extending beyond the die perimeter. The back side of the die is left exposed through the use of a thin layer of tape placed in the mold cavity prior to the transfer molding of the package body around the die to prevent the flow of molding material forming the package from flowing on the inactive back side of the die. If the thin layer of tape adheres to the die after removal of the semiconductor device from the mold cavity, the thin layer of tape is removed from the die of the semiconductor device.
A device made with multiple layers of encapsulant is shown in U.S. Pat. No. 5,379,186 of Gold et al.
In accordance with the invention, an improved method for fabricating a Chip On Board semiconductor device requiring enhanced heat dissipation is applicable to direct attachment of semiconductor devices, such as dynamic memory semiconductor dice, to substrates, such as circuit boards and the like, and to the formation of modules incorporating a substrate, such as a circuit board.
In one aspect of the invention, an elastomer is used to cover a portion of a semiconductor die prior to glob top application of the die to the circuit board. The elastomer is removed, e.g., by peeling, from the die surface and includes any glob top material which has inadvertently been applied to the elastomer. Thus, the portion of the semiconductor die remains free of contaminants. If desired, since a portion of the semiconductor die is free of contaminants, providing a good adhesion surface, a heat sink may be attached to such portion of the semiconductor die. The method is applicable to both wire-bonded dice and flip-chip die bonding to circuit boards. Alternatively, the elastomer may be retained on a portion of the semiconductor die after the molding or glob-topping of the die for the attachment of a heat sink thereto, if desired. The elastomer may be a highly thermally conductive elastomer to enhance the heat transfer from the semiconductor die to the surrounding environment. An example of a highly thermally conductive elastomer is a metal-filled elastomer or an elastomer filled with a highly thermally conductive material like metal.
The preferred elastomer is highly heat conductive, very compliant, has a relatively low adhesiveness and a high surface wetting property, all the type of properties that enhances heat transfer from the semiconductor die.
In another aspect of the invention, a heat conductive cap is formed over a semiconductor die and comprises a heat sink. A layer of the metal-filled gel elastomer is placed between the non-active surface of a die and the cap. Compressing the die into the cap forms the desired adhesion to retain the die within the cap. The compliance of the elastomer enables the die and cap to be pressed together without overpressuring the die/circuit board interface. In addition, the high thermal conductivity of the elastomer enables devices having a very high heat output to be cooled to temperatures enabling reliable operation.
The method of the invention includes steps for forming direct die-to-circuit board connections for “heat sinked” dice as well as for forming “heat sinked” die modules which may be themselves connected to a substrate such as a circuit board.
These and other features and advantages will be more clearly understood from the following detailed description when taken in conjunction with the accompanying drawings. It is important to note that the illustrations are not necessarily drawn to scale, and that there may be other embodiments of the invention which are not specifically illustrated. Like elements of the various figures are designated by like numerals.
The invention is illustrated in the following figures, wherein:
As shown in drawing
As shown, a heat-conductive heat sink 30 with fins 28 is mounted on the upper, i.e. active surface 14 of the semiconductor die 12, between the rows of bond pads 16. The heat sink 30 has a relatively large exposed surface area, enabling a high transfer rate of thermal energy. An adhesive 34 having a high heat conductance is preferably used, but other adhesives may be alternatively used to bond the heat sink 30 to the semiconductor die 12, particularly because the adhesive 34 is applied in a very thin layer.
Also shown in drawing
In an alternative arrangement, the glob top material 38 may be applied to cover a major portion or all of the heat sink 30. This results in decreased heat dissipation capability, however, but may be used where the thermal output of the semiconductor device permits.
It is evident that more than one semiconductor device 10 may be attached to a single heat sink 30, and together sealed by application of glob top material 38.
The heat sink 30 is typically formed of a conductive metal such as aluminum, and has one surface 46 which is attachable by adhesive 34 to the semiconductor die 12. The heat sink 30 may be of any design which provides the desired heat dissipation, is joinable to the die active surface 14 and sealable by a glob top material 38. For example, the heat sink 30 may either have fins 28 or be finless.
Turning now to drawing
In drawing
The gel elastomer 50 is a recently developed material and includes Heat Path™ filled cross-linked silicone gels sold by Raychem. As used in this invention, the gel elastomer 50 is filled with a conductive material to provide high thermal conductivity. The gel elastomer material is compliant under light pressure, has a solid shape retention, cohesive strength and the ability to wet and adhere to surfaces.
In the next step, shown in drawing
Alternatively, the wire bonding step may precede application of the gel elastomer 50.
In drawing
Application of the glob top material 38 is followed by a curing step, such as by temperature elevation. The glob top material 38 is cured to provide a hard, impenetrable sealing surface.
As shown in drawing
The particular materials which may be used as die-to-substrate adhesives 40 include those commonly known and/or used in the art. Examples of such are polyimides, a 75% silver-filled cyanate ester paste, an 80% silver-filled cyanate ester paste, and a silver-filled lead glass paste, etc.
The adhesive 34 used to bond the heat sink 30 to the active surface 14 of the semiconductor die 12 may be an epoxy or the above identified die-to-substrate adhesives or an adhesive as known in the art.
As illustrated in drawing
In drawing
As shown in drawing
The glob top materials 38 and 48 may be the same or different materials. Glob top materials useful for this application include HYSOL™ FP4451 material or HYSOL™ FP4450 high-purity, low-stress liquid encapsulant material, available from the DEXTER ELECTRONIC MATERIALS DIVISION OF DEXTER CORPORATION, etc.
Depicted in drawing
The steps of fabricating the semiconductor device 10 of drawing
As depicted in drawing
As shown in drawing
The glob top material 38 is then cured, for example, by heating.
As shown in drawing
In drawing
In drawing
Alternatively, a room temperature vulcanizing rubber (RTV), which may vary in the degree of thermal conductivity thereof, may be used to completely cover and seal the semiconductor device to the substrate 20, including the glob top material 38.
Although a major portion of the heat sink 30 is unencapsulated in the preferred embodiment, the heat sink may also be completely or nearly completely encapsulated.
The Chip On Board semiconductor device 10 of drawing
Alternatively, the chip scale package (CSP) semiconductor device 10 may be a stand-alone encapsulated device whereby a grid of electrical connections is formed on the opposite side 58 (see
While application of the gel elastomer 50 to the semiconductor die 12, when singulated or while in wafer form, is an additional step in device fabrication, it eliminates the troublesome step of glob top removal required by misapplication of glob top material to the die surface. A clean surface for bonding to a heat sink is assured. In addition, no other layers of good conductors and/or poor conductors are required, enabling both (a) high heat removal and (b) a device of reduced dimensions.
The gel elastomer 50 may also be used as a permanent compliant member 70 between a semiconductor die 12 and a heat sink 30. As depicted in drawing
As depicted in drawing
In either case, as illustrated in drawing
As a further step, the interior of the heat sink “cap” may be filled with encapsulant material 68 as shown in FIG. 6. In the embodiment of drawing
The embodiment of drawing
In an alternative method of forming the semiconductor devices of drawing
In the embodiments of drawing
It is apparent to those skilled in the art that various changes and modifications may be made to the method and apparatus of the invention as disclosed herein without departing from the spirit and scope of the invention as defined in the following claims.
This application is a continuation of application Ser. No. 09/511,609, filed Feb. 23, 2000, now U.S. Pat. No. 6,596,565, isued Jul. 22, 2003, which is a divisional of application Ser. No. 09/146,945, filed Sep. 3, 1998, now U.S. Pat. No. 6,117,797, issued Sep. 12, 2000.
Number | Name | Date | Kind |
---|---|---|---|
4024570 | Hartmann et al. | May 1977 | A |
4059467 | Mancke et al. | Nov 1977 | A |
4059708 | Heiss, Jr. et al. | Nov 1977 | A |
4081825 | Koopman et al. | Mar 1978 | A |
4092697 | Spaight | May 1978 | A |
4143456 | Inoue | Mar 1979 | A |
4264917 | Ugon | Apr 1981 | A |
4300153 | Hayakawa et al. | Nov 1981 | A |
4323914 | Berndlmaier et al. | Apr 1982 | A |
4358552 | Shinohara et al. | Nov 1982 | A |
4507675 | Fujii et al. | Mar 1985 | A |
4602678 | Fick | Jul 1986 | A |
4628406 | Smith et al. | Dec 1986 | A |
4642671 | Rohsler et al. | Feb 1987 | A |
4801998 | Okuaki | Jan 1989 | A |
4862245 | Pashby et al. | Aug 1989 | A |
4873615 | Grabbe | Oct 1989 | A |
4931852 | Brown et al. | Jun 1990 | A |
4942140 | Ootsuki et al. | Jul 1990 | A |
4961107 | Geist et al. | Oct 1990 | A |
4984059 | Kubota et al. | Jan 1991 | A |
5051275 | Wong | Sep 1991 | A |
5060114 | Feinberg et al. | Oct 1991 | A |
5071787 | Mori et al. | Dec 1991 | A |
5081067 | Shimizu et al. | Jan 1992 | A |
5101465 | Murphy | Mar 1992 | A |
5108955 | Ishida et al. | Apr 1992 | A |
5120665 | Tsukagoshi et al. | Jun 1992 | A |
5137959 | Block et al. | Aug 1992 | A |
5144747 | Eichelberger | Sep 1992 | A |
5173764 | Higgins, III | Dec 1992 | A |
5175613 | Barker, III et al. | Dec 1992 | A |
5182173 | Swei | Jan 1993 | A |
5184208 | Sakuta et al. | Feb 1993 | A |
5194930 | Papathomas et al. | Mar 1993 | A |
5201866 | Mok | Apr 1993 | A |
5218759 | Juskey et al. | Jun 1993 | A |
5227663 | Patil et al. | Jul 1993 | A |
5233220 | Lamson et al. | Aug 1993 | A |
5239200 | Messina et al. | Aug 1993 | A |
5249101 | Frey et al. | Sep 1993 | A |
5252853 | Michii | Oct 1993 | A |
5286679 | Farnworth et al. | Feb 1994 | A |
5289346 | Carey et al. | Feb 1994 | A |
5291064 | Kurokawa | Mar 1994 | A |
5304842 | Farnworth et al. | Apr 1994 | A |
5311060 | Rostoker et al. | May 1994 | A |
5344795 | Hashemi et al. | Sep 1994 | A |
5358598 | Chiu | Oct 1994 | A |
5358904 | Murakami et al. | Oct 1994 | A |
5358906 | Lee | Oct 1994 | A |
5371044 | Yoshida et al. | Dec 1994 | A |
5378924 | Liang | Jan 1995 | A |
5379186 | Gold et al. | Jan 1995 | A |
5379187 | Lee et al. | Jan 1995 | A |
5379191 | Carey et al. | Jan 1995 | A |
5385869 | Liu et al. | Jan 1995 | A |
5387554 | Liang | Feb 1995 | A |
5394303 | Yamaji | Feb 1995 | A |
5396403 | Patel | Mar 1995 | A |
5432127 | Lamson et al. | Jul 1995 | A |
5432675 | Sorimachi et al. | Jul 1995 | A |
5434105 | Liou | Jul 1995 | A |
5436203 | Lin | Jul 1995 | A |
5438216 | Juskey et al. | Aug 1995 | A |
5441684 | Lee | Aug 1995 | A |
5450283 | Lin et al. | Sep 1995 | A |
5455200 | Bigler et al. | Oct 1995 | A |
5455457 | Kurokawa | Oct 1995 | A |
5461255 | Chan et al. | Oct 1995 | A |
5468995 | Higgins, III | Nov 1995 | A |
5477082 | Buckley, III et al. | Dec 1995 | A |
5488254 | Nishimura et al. | Jan 1996 | A |
5489538 | Rostoker et al. | Feb 1996 | A |
5489801 | Blish, II | Feb 1996 | A |
5541446 | Kierse | Jul 1996 | A |
5552635 | Kim et al. | Sep 1996 | A |
5579573 | Baker et al. | Dec 1996 | A |
5594282 | Otsuki | Jan 1997 | A |
5596231 | Combs | Jan 1997 | A |
5598034 | Wakefield | Jan 1997 | A |
5604376 | Hamburgen et al. | Feb 1997 | A |
5610442 | Schneider et al. | Mar 1997 | A |
5621615 | Dawson et al. | Apr 1997 | A |
5641997 | Ohta et al. | Jun 1997 | A |
5652461 | Ootsuki et al. | Jul 1997 | A |
5656857 | Kishita | Aug 1997 | A |
5659952 | Kovac et al. | Aug 1997 | A |
5663106 | Karavakis et al. | Sep 1997 | A |
5672548 | Culnane et al. | Sep 1997 | A |
5681757 | Hayes | Oct 1997 | A |
5701034 | Marrs | Dec 1997 | A |
5705851 | Mostafazadeh et al. | Jan 1998 | A |
5706171 | Edwards et al. | Jan 1998 | A |
5891753 | Akram | Apr 1999 | A |
5898571 | Mertol | Apr 1999 | A |
5905638 | MacDonald, Jr. et al. | May 1999 | A |
5907189 | Mertol | May 1999 | A |
5909056 | Mertol | Jun 1999 | A |
5931222 | Toy et al. | Aug 1999 | A |
5956576 | Toy et al. | Sep 1999 | A |
5968606 | Osuna et al. | Oct 1999 | A |
5969947 | Johnson et al. | Oct 1999 | A |
6008536 | Mertol | Dec 1999 | A |
6069023 | Bernier et al. | May 2000 | A |
6075289 | Distefano | Jun 2000 | A |
6081027 | Akram | Jun 2000 | A |
6081028 | Ettehadieh et al. | Jun 2000 | A |
6096574 | Smith | Aug 2000 | A |
6097085 | Ikemizu et al. | Aug 2000 | A |
6114761 | Mertol et al. | Sep 2000 | A |
6117797 | Hembree | Sep 2000 | A |
6121680 | Chiu et al. | Sep 2000 | A |
6166434 | Desai et al. | Dec 2000 | A |
6190945 | Akram | Feb 2001 | B1 |
6225694 | Terui | May 2001 | B1 |
6225695 | Chia et al. | May 2001 | B1 |
6229204 | Hembree | May 2001 | B1 |
6232152 | DiStefano et al. | May 2001 | B1 |
6249436 | Bollesen | Jun 2001 | B1 |
6251707 | Bernier et al. | Jun 2001 | B1 |
6263566 | Hembree et al. | Jul 2001 | B1 |
6309915 | Distefano | Oct 2001 | B1 |
6413353 | Pompeo et al. | Jul 2002 | B2 |
6432497 | Bunyan | Aug 2002 | B2 |
6432511 | Davis et al. | Aug 2002 | B1 |
6432840 | Hembree | Aug 2002 | B1 |
6451155 | Toy et al. | Sep 2002 | B1 |
6451709 | Hembree | Sep 2002 | B1 |
6534858 | Akram et al. | Mar 2003 | B2 |
6534859 | Shim et al. | Mar 2003 | B1 |
6596565 | Hembree | Jul 2003 | B1 |
6602740 | Mitchell | Aug 2003 | B1 |
Number | Date | Country |
---|---|---|
0 522 563 | Jan 1993 | EP |
52-77684 | Jun 1977 | JP |
55-128835 | Oct 1980 | JP |
56-4241 | Jan 1981 | JP |
60-94744 | May 1985 | JP |
60-178651 | Sep 1985 | JP |
62-109326 | May 1987 | JP |
62-115834 | May 1987 | JP |
62-261133 | Nov 1987 | JP |
2-306639 | Dec 1990 | JP |
4-157758 | May 1992 | JP |
6-252299 | Sep 1994 | JP |
Number | Date | Country | |
---|---|---|---|
20040126931 A1 | Jul 2004 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09146945 | Sep 1998 | US |
Child | 09511609 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09511609 | Feb 2000 | US |
Child | 10624332 | US |