Chip on board and heat sink attachment methods

Information

  • Patent Grant
  • 7244637
  • Patent Number
    7,244,637
  • Date Filed
    Tuesday, July 22, 2003
    21 years ago
  • Date Issued
    Tuesday, July 17, 2007
    17 years ago
Abstract
A process for forming a thermally enhanced Chip On Board semiconductor device with a heat sink is described. In one aspect, a thermally conductive-filled gel elastomer or a silicon elastomeric material or elastomeric material, if the material is to be removed, is applied to the die surface to which the heat sink is to be bonded. During the subsequent glob top application and curing steps, difficult-to-remove glob top material which otherwise may be misapplied to the die surface adheres to the upper surface of the elastomer material. The elastomer material is removed by peeling prior to adhesion bonding of the heat sink to the die. In another aspect, the thermally conductive-filled gel elastomer is applied between a die surface and the inside attachment surface of a crap-style heat sink to eliminate overpressure on the die/substrate interface.
Description
BACKGROUND OF THE INVENTION

1. Field of the Invention


This invention relates generally to integrated circuit packages and methods of package assembly. More particularly, the present invention pertains to the manufacture of Chip On Board devices with heat sinks for high power dissipation.


2. State of the Art


Semiconductor devices are used in a wide variety of products, including computers, automobiles, integrated circuit cards, audio/video products, and a plethora of other electronic apparatus.


Modern electronic appliances such as computers have hundreds of integrated circuits (IC) and other electronic components, most of which are mounted on printed circuit boards (PCB). Heat is generated by such components. The heat generated by many ICs and other electronic components with simple circuits may often be dissipated without an additional heat sink. However, components requiring added heat sinks are becoming more numerous as the required speed, circuit complexity, and circuit density have increased.


In particular, as semiconductor devices have become more dense in terms of electrical power consumption per unit volume, heat generation has greatly increased, requiring package construction which dissipates the generated heat much more rapidly. As the state of the art progresses, the ability to adequately dissipate heat is often a severe constraint on the size, speed, and power consumption of an integrated circuit design.


The term “heat sink” is used herein in general reference to a passive heat transfer device, for example, an extruded aluminum plate with or without fins thereon. The plate is thermally coupled to an electronic component, e.g., semiconductor die, to absorb heat from the component and dissipate the heat by convection into the air. In this application, a heat sink will be distinguished from a “heat spreader,” the latter pertaining to a member which channels heat from a semiconductor die to leads which exit the die package. However, a heat sink and a heat spreader may together be used to cool a device.


Integrated circuit devices are constructed by making, e.g., a (silicon or germanium) semiconductor die with internal and surface circuits including transistors, resistors, capacitors, etc. A single semiconductor die may contain thousands of such components and generate considerable heat. Electrical connection pads on an “active” surface of the semiconductor die are connected to the various die circuits. The integrated circuit device also includes electrical leads enabling the electrical connection pads of the semiconductor die to be connected to circuits on a PCB (or other substrate) of an appliance.


Dissipation of generated thermal energy is necessary for safe operation of an electronic appliance. An excessively high temperature of an IC may cause a circuit board fire and damage or destroy the appliance. High temperatures cause failure of the integrated circuits themselves. State of the art methods for absorbing and dissipating thermal energy from high speed Chip On Board (COB) semiconductor devices are inadequate for any or all of the following reasons: (a) insufficient heat transfer capability, (b) excessively large package size, especially the profile height, (c) complexity of manufacture, and/or (d) excessive cost.


Current methods of forming glob topped Chip On Board devices with heat sinks are shown in U.S. Pat. No. 5,552,635 of Kim et al., U.S. Pat. No. 5,477,082 of Buckley III et al., U.S. Pat. No. 5,468,995 of Higgins III, U.S. Pat. No. 5,610,442 of Schneider et al., and U.S. Pat. No. 5,659,952 of Kovac et al.


In U.S. Pat. No. 5,450,283 of Lin et al., a method for making a semiconductor device with an exposed die back side is described. The method includes providing a printed wiring board (PWB) substrate with conductive traces, on which a semiconductor die is flip mounted and connected to the conductive traces. An electrically nonconductive coupling material is placed between the die and substrate. A package body is formed around the perimeter of the die, covering a portion of the conductive traces and any portion of the coupling material extending beyond the die perimeter. The back side of the die is left exposed through the use of a thin layer of tape placed in the mold cavity prior to the transfer molding of the package body around the die to prevent the flow of molding material forming the package from flowing on the inactive back side of the die. If the thin layer of tape adheres to the die after removal of the semiconductor device from the mold cavity, the thin layer of tape is removed from the die of the semiconductor device.


A device made with multiple layers of encapsulant is shown in U.S. Pat. No. 5,379,186 of Gold et al.


BRIEF SUMMARY OF THE INVENTION

In accordance with the invention, an improved method for fabricating a Chip On Board semiconductor device requiring enhanced heat dissipation is applicable to direct attachment of semiconductor devices, such as dynamic memory semiconductor dice, to substrates, such as circuit boards and the like, and to the formation of modules incorporating a substrate, such as a circuit board.


In one aspect of the invention, an elastomer is used to cover a portion of a semiconductor die prior to glob top application of the die to the circuit board. The elastomer is removed, e.g., by peeling, from the die surface and includes any glob top material which has inadvertently been applied to the elastomer. Thus, the portion of the semiconductor die remains free of contaminants. If desired, since a portion of the semiconductor die is free of contaminants, providing a good adhesion surface, a heat sink may be attached to such portion of the semiconductor die. The method is applicable to both wire-bonded dice and flip-chip die bonding to circuit boards. Alternatively, the elastomer may be retained on a portion of the semiconductor die after the molding or glob-topping of the die for the attachment of a heat sink thereto, if desired. The elastomer may be a highly thermally conductive elastomer to enhance the heat transfer from the semiconductor die to the surrounding environment. An example of a highly thermally conductive elastomer is a metal-filled elastomer or an elastomer filled with a highly thermally conductive material like metal.


The preferred elastomer is highly heat conductive, very compliant, has a relatively low adhesiveness and a high surface wetting property, all the type of properties that enhances heat transfer from the semiconductor die.


In another aspect of the invention, a heat conductive cap is formed over a semiconductor die and comprises a heat sink. A layer of the metal-filled gel elastomer is placed between the non-active surface of a die and the cap. Compressing the die into the cap forms the desired adhesion to retain the die within the cap. The compliance of the elastomer enables the die and cap to be pressed together without overpressuring the die/circuit board interface. In addition, the high thermal conductivity of the elastomer enables devices having a very high heat output to be cooled to temperatures enabling reliable operation.


The method of the invention includes steps for forming direct die-to-circuit board connections for “heat sinked” dice as well as for forming “heat sinked” die modules which may be themselves connected to a substrate such as a circuit board.


These and other features and advantages will be more clearly understood from the following detailed description when taken in conjunction with the accompanying drawings. It is important to note that the illustrations are not necessarily drawn to scale, and that there may be other embodiments of the invention which are not specifically illustrated. Like elements of the various figures are designated by like numerals.





BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS

The invention is illustrated in the following figures, wherein:



FIG. 1 is a perspective view of a wire-bonded Chip On Board (COB) semiconductor device of the invention;



FIG. 2 is a perspective view of a flip-chip Chip On Board (COB) semiconductor device of the invention;



FIGS. 3A through 3G are cross-sectional views of a wire-bonded Chip On Board (COB) semiconductor device illustrating the steps of fabrication in accordance with the invention, as taken along line 33 of FIG. 1;



FIGS. 4A through 4F are cross-sectional views of a flip-chip Chip On Board (COB) semiconductor device illustrating the steps of fabrication in accordance with the invention, as taken along line 44 of FIG. 2;



FIG. 5 is a cross-sectional view of a Chip On Board (COB) semiconductor device of the invention having a cap as a heat sink;



FIG. 6 is a cross-sectional view of a circuit board mounted semiconductor device of the invention having a cap as a heat sink; and



FIG. 7 is a cross-sectional view of a circuit board mounted semiconductor device of the invention having a heat sink resiliently retained on the semiconductor die.





DETAILED DESCRIPTION OF THE INVENTION

As shown in drawing FIG. 1, a first semiconductor device 10 with a high heat generation rate is shown. The semiconductor device 10 includes a semiconductor die 12 having an active surface 14 with bond pads 16, as known in the art. The semiconductor die 12 has a back side 18 which is bonded to a substrate 20, shown here as a printed circuit board (PCB). The bond pads 16 are shown as conventionally arrayed near the edges 32 of the semiconductor die 12, and are wire-bonded with conductive, e.g., gold, wires 22 to corresponding electrical connection pads 24 on the substrate 20. Leads on the upper surface 26 and below the upper surface 26 of the substrate 20 are not shown.


As shown, a heat-conductive heat sink 30 with fins 28 is mounted on the upper, i.e. active surface 14 of the semiconductor die 12, between the rows of bond pads 16. The heat sink 30 has a relatively large exposed surface area, enabling a high transfer rate of thermal energy. An adhesive 34 having a high heat conductance is preferably used, but other adhesives may be alternatively used to bond the heat sink 30 to the semiconductor die 12, particularly because the adhesive 34 is applied in a very thin layer.


Also shown in drawing FIG. 1 is a “glob top” material 38 applied to encapsulate and seal the semiconductor die 12, wires 22, and surrounding portions 36 of the substrate 20. A major portion of the heat sink 30 is exposed to the ambient air for high heat transfer rates. If necessitated by very high heat generation, a fan (not shown) may be used in the appliance to further increase heat dissipation. The glob top material 38 may be any suitable glob top material, an encapsulant type material, etc.


In an alternative arrangement, the glob top material 38 may be applied to cover a major portion or all of the heat sink 30. This results in decreased heat dissipation capability, however, but may be used where the thermal output of the semiconductor device permits.


It is evident that more than one semiconductor device 10 may be attached to a single heat sink 30, and together sealed by application of glob top material 38.


The heat sink 30 is typically formed of a conductive metal such as aluminum, and has one surface 46 which is attachable by adhesive 34 to the semiconductor die 12. The heat sink 30 may be of any design which provides the desired heat dissipation, is joinable to the die active surface 14 and sealable by a glob top material 38. For example, the heat sink 30 may either have fins 28 or be finless.


Turning now to drawing FIGS. 3A through 3G, the steps of fabricating semiconductor device 10 from a semiconductor die 12, lead wires 22 and a heat sink 30 are outlined in more detail.


In drawing FIG. 3A, a semiconductor die 12 has an active surface 14 with bond pads 16 near opposing sides of the semiconductor die 12. The back side 18 of the semiconductor die 12 is first bonded to the upper surface 26 of the substrate 20 by a layer of adhesive 40. The substrate 20 may be a printed circuit board (PCB) or other materials such as a flex circuit or ceramic. A layer of a thermally conductive-filled gel elastomer 50 may be either applied to the semiconductor die while in wafer form or subsequently applied to active surface 14 between the arrays of bond pads 16 of the semiconductor die 12 after simulation of the semiconductor die 12 from the wafer. The purpose of the gel elastomer 50 is to provide a protective mask over an area of the semiconductor die 12 to which the heat sink 30 (FIG. 3E) is to be bonded. Alternatively, when a second layer is used as a mask the first layer may be retained on a portion of the semiconductor die 12 after the molding or glob-topping of the semiconductor die 12 for the attachment of a heat sink thereto, if desired (to be described in FIG. 3C). The gel elastomer 50 is applied as a gel or as a semi-solid or solid coupon. The gel elastomer 50, or a suitable silicon elastomeric material, etc., if the gel elastomer 50 is to be disposed after removal from the semiconductor die 12, or the use of a metal-filled gel elastomer 50, if such is to remain on the semiconductor die 12, may include one or more dams 52 to help prevent the flow of any subsequently applied material from covering the surface of the gel elastomer 50. The dams 52 may extend along one or more sides of the semiconductor die 12, as desired, and may be of any suitable height. The dams 52 may be of any suitable material. Alternatively, the dams 52 may comprise a second layer of gel elastomer 50 having a size smaller than that of the gel elastomer 50. Subsequent glob top application is difficult to precisely control, and any glob top material 38 which lands on the gel elastomer 50 will be later removed by removal of the gel elastomer from the active surface 14 of the semiconductor die 12. Typically, the gel elastomer 50 may be removed simply by peeling it from the active surface 14 of the semiconductor die 12. Typically, if the gel elastomer 50 is to be removed from the semiconductor die 12 after the glob top material application, a silicon type elastomer may be used on the semiconductor die 12 and removed therefrom for the application of a heat sink to the semiconductor die 12.


The gel elastomer 50 is a recently developed material and includes Heat Path™ filled cross-linked silicone gels sold by Raychem. As used in this invention, the gel elastomer 50 is filled with a conductive material to provide high thermal conductivity. The gel elastomer material is compliant under light pressure, has a solid shape retention, cohesive strength and the ability to wet and adhere to surfaces.


In the next step, shown in drawing FIG. 3B, the bond pads 16 are wire bonded to electrical connection pads 24 on the substrate 20 by, e.g., thermosome, thermocompression or ultrasonic methods, as known in the art.


Alternatively, the wire bonding step may precede application of the gel elastomer 50.


In drawing FIG. 3C, depicted is the next step of the process, that of applying glob top material 38 or suitable potting material to encapsulate the wire connections and the edges 32 (FIG. 3A) of the semiconductor die 12. The glob top material 38 is typically a thermally resistive polymer such as commercially available epoxy or urethane. The glob top material 38 is typically applied as a curable liquid through a small nozzle, not shown, to extend to the layer of gel elastomer 50, or nearly so. As shown, portions 38A and 38B of the glob top material 38 have spilled onto the exposed surface 44 of gel elastomer 50. Without use of the layer of gel elastomer 50, effective removal of glob top portions 38A and 38B may damage the semiconductor die 12 and/or substrate 20 and/or lead wires 22, etc.


Application of the glob top material 38 is followed by a curing step, such as by temperature elevation. The glob top material 38 is cured to provide a hard, impenetrable sealing surface.


As shown in drawing FIG. 3D, the gel elastomer 50 is then peeled away in direction 42 from the active surface 14 of the semiconductor die 12. It has been found that the lower surface 51 of the gel elastomer 50 may be easily and cleanly stripped from the active surface 14 of semiconductor die 12 by simply peeling away the gel elastomer coupon. This leaves the active surface 14 of the semiconductor die 12 clean and prepared for strong bonding of a heat sink 30 with an adhesive 34, shown in drawing FIG. 3E.


The particular materials which may be used as die-to-substrate adhesives 40 include those commonly known and/or used in the art. Examples of such are polyimides, a 75% silver-filled cyanate ester paste, an 80% silver-filled cyanate ester paste, and a silver-filled lead glass paste, etc.


The adhesive 34 used to bond the heat sink 30 to the active surface 14 of the semiconductor die 12 may be an epoxy or the above identified die-to-substrate adhesives or an adhesive as known in the art.


As illustrated in drawing FIG. 3F, further glob top material 48 may be applied to the semiconductor device 10, particularly between the existing glob top material 38 and the heat sink 30, for improved sealing. In this figure, the glob top materials 38 and 48 are shown overcovering the substrate 20 between semiconductor device 10 and an adjacent semiconductor device, of which only a connection pad 24A and a bond wire 22A are visible. The semiconductor device 10 is effectively sealed to the substrate 20 to prevent electrical short-circuiting, wire breakage and debonding, and moisture penetration.


In drawing FIG. 3G, a semiconductor die 12 has an active surface 14 with bond pads 16 near opposing sides of the semiconductor die 12. The back side 18 (FIG. 4A) of the semiconductor die 12 is first bonded to the upper surface 26 of the substrate 20 by a layer of adhesive 40. The substrate 20 may be a printed circuit board (PCB) or other materials such as a flex circuit or ceramic. A layer of a thermally conductive-filled gel elastomer 50 is either permanently applied to the semiconductor die while in wafer form or subsequently applied to active surface 14 between the arrays of bond pads 16 of the semiconductor die 12 after simulation of the semiconductor die 12 from the wafer. A layer or piece of disposable elastomer or tape 150 is releasably applied over the gel elastomer 50. The purpose of the elastomer or tape 150 is to provide a protective mask over an area of the gel elastomer 50 attached to the semiconductor die 12 to which the heat sink 30 is to be bonded. The elastomer 150 is applied as a semi-solid or solid coupon. The elastomer 150 is to be disposed alter removal from the semiconductor die 12 and may include one or more dams 52 to help prevent the flow of any subsequently applied material from covering the surface of the elastomer 150. The dams 52 may extend along one or more sides of the elastomer 150, as desired, and may be of any suitable height. The dams 52 may be of any suitable material. Alternatively, the dams 52 may comprise a second layer of elastomer 150 having a size smaller than that of the gel elastomer 50. Subsequent glob top application is difficult to precisely control, and any glob top material 38 which lands on the elastomer 150 will be later removed by removal of the elastomer 150 from the surface of the gel elastomer 50. Typically, the elastomer 150 may be removed simply by peeling it from the surface of the gel elastomer 50 permanently attached to the semiconductor die 12. Typically, if the elastomer 150 is to be removed from the gel elastomer 50 after the glob top material application, a silicon type elastomer may be used on the semiconductor die 12 and removed therefrom for the application of a heat sink to the semiconductor die 12.


As shown in drawing FIG. 3G, the layer of elastomer 150 is then peeled away in direction 42 from the surface of the gel elastomer 50. It has been found that the lower surface 152 of the elastomer 150 may be easily and cleanly stripped from the surface of the gel elastomer 50 by simply peeling away the elastomer coupon. This leaves the surface of the gel elastomer 50 clean and prepared for strong bonding of a heat sink 30 with an adhesive 34, shown in drawing FIG. 3E.


The glob top materials 38 and 48 may be the same or different materials. Glob top materials useful for this application include HYSOL™ FP4451 material or HYSOL™ FP4450 high-purity, low-stress liquid encapsulant material, available from the DEXTER ELECTRONIC MATERIALS DIVISION OF DEXTER CORPORATION, etc.


Depicted in drawing FIG. 2 is another aspect of the invention, wherein the semiconductor die 12 is bonded flip-chip fashion to electrical circuit traces 54 on the upper surface 26 of substrate 20. The semiconductor die 12 has an active surface 14 with a grid of electrical connections 56 attached to the corresponding electrical circuit traces 54. The electrical connections 56 may comprise a ball grid array (BGA) of solder balls, as shown, or other array. The opposite, back side 18 of the semiconductor die 12 is directed upwardly, away from the substrate 20. A heat sink 30, here shown with fins 28, has an attachment surface 46 which is adhesively bonded to the back side 18 with adhesive 34. Glob top material 38 is applied to seal the semiconductor die 12, including its edges 32, and a surrounding portion 36 of the substrate. A major portion of the heat sink 30 is exposed to the ambient air for high heat transfer rates. Where very high heat dissipation rates are required, a fan (not shown) may be used to provide a high rate of air movement past the heat sink 30. This type of attachment may similarly be used in chip scale packages, if desired. In such an instance, the semiconductor die 12 would be replaced by a chip scale package bonded flip-chip fashion to electrical circuit traces 54 on the upper surface 26 of substrate 20. The chip scale package has an active surface 14 with a grid of electrical connections 56 attached to the corresponding electrical circuit traces 54. The electrical connections 56 may comprise a ball grid array (BGA) of solder balls, as shown, or other array. The opposite, back side 18 of the chip scale package is directed upwardly, away from the substrate 20. A heat sink 30, here shown with fins 28, has an attachment surface 46 which is adhesively bonded to the back side 18 of the chip scale package with adhesive 34. Glob top material 38 is applied to seal the chip scale package, including its edges 32, and a surrounding portion 36 of the substrate. A major portion of the heat sink 30 is exposed to the ambient air for high heat transfer rates. Where very high heat dissipation rates are required, a fan (not shown) may be used to provide a high rate of air movement past the heat sink 30.


The steps of fabricating the semiconductor device 10 of drawing FIG. 2 are illustrated in drawing FIGS. 4A through 4F. If a chip scale package is used rather than a semiconductor die 12, all numerals and descriptions of the invention are the same except that the semiconductor die 12 is a chip scale package.


As depicted in drawing FIG. 4A, a flip-chip or semiconductor die 12 having an active surface 14 with a grid of electrical connections 56, shown as solder balls, is down bonded to electrical circuit traces 54 (not shown) on an upper surface 26 of a substrate 20. The semiconductor die 12 has an opposing back side 18 and edges 32. The substrate 20 may be a printed circuit board (PCB) or other material such as a flex circuit or ceramic: A layer or coupon of thermally conductive-filled gel elastomer 50, alternatively, a suitable elastomer, silicon elastomeric material, etc., if the gel elastomer 50 is to be discarded, is applied as a solid or semisolid to the back side 18 of the semiconductor die 12, either before or (preferably) after the semiconductor die 12 is electrically down bonded to the substrate 20. The gel elastomer 50 masks the back side 18 from glob top material 38 which may be inadvertently misapplied to the back side 18, requiring removal by erosive blasting or other methods. The use of the gel elastomer 50 obviates such glob top removal methods.


As shown in drawing FIG. 4B, the next step encompasses the application of glob top material 38 to encapsulate and seal the semiconductor die 12 and portions of the adjacent substrate upper surface 26. Preferably, the spaces 60 between the electrical connections 56 are first filled with glob top material 38 or another low viscosity polymeric material. In these figures, the glob top material 38 is depicted as applied to form a nearly uniform depth over an extended substrate area. Some of the glob top material 38 is shown as having been misapplied to the layer of gel elastomer 50 as portions 38A and 38B.


The glob top material 38 is then cured, for example, by heating.


As shown in drawing FIG. 4C, the gel elastomer 50 is then removed, e.g., by peeling it from the back side 18 of the semiconductor die 12. The back side 18 of semiconductor die 12 in drawing FIG. 4D is then bare and clean for enhanced attachment of a heat sink 30 thereto.


In drawing FIG. 4E, a heat sink 30 is bonded to the back side 18 of semiconductor die 12 by a layer of adhesive 34, as already described, relative to the embodiment of drawing FIG. 1.


In drawing FIG. 4F, a further application of a glob top material 48 may be performed, particularly to fill the spaces between the glob top material 38 and the heat sink 30. The glob top material 48 may be the same as glob top material 38, or may be different.


Alternatively, a room temperature vulcanizing rubber (RTV), which may vary in the degree of thermal conductivity thereof, may be used to completely cover and seal the semiconductor device to the substrate 20, including the glob top material 38.


Although a major portion of the heat sink 30 is unencapsulated in the preferred embodiment, the heat sink may also be completely or nearly completely encapsulated.


The Chip On Board semiconductor device 10 of drawing FIG. 1 or drawing FIG. 2 may be formed as merely one of a plurality of components attached and sealed to a substrate.


Alternatively, the chip scale package (CSP) semiconductor device 10 may be a stand-alone encapsulated device whereby a grid of electrical connections is formed on the opposite side 58 (see FIG. 6) of the substrate 20 for bonding to another substrate, not shown.


While application of the gel elastomer 50 to the semiconductor die 12, when singulated or while in wafer form, is an additional step in device fabrication, it eliminates the troublesome step of glob top removal required by misapplication of glob top material to the die surface. A clean surface for bonding to a heat sink is assured. In addition, no other layers of good conductors and/or poor conductors are required, enabling both (a) high heat removal and (b) a device of reduced dimensions.


The gel elastomer 50 may also be used as a permanent compliant member 70 between a semiconductor die 12 and a heat sink 30. As depicted in drawing FIG. 5, a semiconductor die 12 has an active surface 14 with a ball grid array (BGA) of electrical connections 56 connected to traces (not shown) on a circuit board or other substrate 20. A layer 70 of gel elastomer is then applied to inside attachment surface 46 of a cap style heat sink 30. The heat sink 30 may be finned, or have no fins 28. In one embodiment, the heat sink 30 has lateral walls 62 whose lower edges 64 are designed to abut the upper surface 26 of the substrate 20. Alternatively (FIG. 6), a portion of the substrate 20 is configured to fit within the open end 66 of the heat sink 30.


As depicted in drawing FIG. 7, a semiconductor die 12 has an active surface 14 with a ball grid array (BGA) of electrical connections 56 connected to traces (not shown) on a circuit board or other substrate 20 having a plurality of apertures 21 therein. A layer 70 of gel elastomer is then applied to inside attachment surface 46 of a cap style heat sink 30. The heat sink 30 may be finned, or have no fins 28. In one embodiment, the heat sink 30 has resilient spring members 31 having a portion thereof engaging a fin 28 while the other end thereof engages an aperture 21 of the substrate 20 to resiliently retain the heat sink 30 engaging the gel elastomer layer 70 which engages the back side 18 of the semiconductor die 12, leaving the heat sink 30 and semiconductor die 12 free to move with respect to each other.


In either case, as illustrated in drawing FIGS. 5, 6, and 7, the back side 18 of semiconductor die 12 is then pressed into the gel elastomer layer 70 for attachment thereto. The adhesion of the gel elastomer layer 70 to the attachment surface 46 of the heat sink 30 and the back side 18 of the semiconductor die 12, as well as the resilient spring members 31, holds the parts in place.


As a further step, the interior of the heat sink “cap” may be filled with encapsulant material 68 as shown in FIG. 6. In the embodiment of drawing FIG. 5, encapsulant may be injected through holes (not shown) in the heat sink 30.


The embodiment of drawing FIG. 6 is shown with a further ball grid array (BGA) of solder balls 72 on the opposite side 58 of the substrate. Thus, the semiconductor device 10 may be bonded to another substrate, such as a circuit board, not shown.


In an alternative method of forming the semiconductor devices of drawing FIGS. 5 and 6, the gel elastomer layer 70 is first applied to back side 18 of the semiconductor die 12, which is then pressed into the attachment surface 46 of the heat sink 30.


In the embodiments of drawing FIGS. 5 and 6, overpressuring of the die/substrate interface is eliminated by the compliance of the filled gel elastomer. Simultaneously, the high thermal conductivity of the filled gel elastomer maintains high heat dissipation from the device.


It is apparent to those skilled in the art that various changes and modifications may be made to the method and apparatus of the invention as disclosed herein without departing from the spirit and scope of the invention as defined in the following claims.

Claims
  • 1. An assembly method for a Chip On Board semiconductor device having a semiconductor die having a heat sink cap abutting a portion of a top surface of a substrate including: placing a compliant adhesive-filled gel silicone elastomer between a portion of an upper surface of the semiconductor die and a portion of a lower surface of the heat sink cap; the heat sink cap surrounding the semiconductor die, the heat sink cap having a side wall having a hole therein; pressing the semiconductor die into the heat sink cap to engage the semiconductor die and heat sink cap in compliant removable adhesion and for causing the edge of the heat sink cap to abut the substrate; and injecting an encapsulant into the heat sink cap engaging at least interior portions of the heat sink cap, at least portions of the semiconductor die, at least portions of the top surface of the substrate, and at least portions of the compliant adhesive-filled gel silicone elastomer.
  • 2. The method of claim 1, wherein the compliant adhesive-filled gel silicone elastomer includes a cross-linked silicone.
  • 3. An assembly method for a Chip On Board semiconductor device having a semiconductor die contained within a portion of a cap having a lower edge abutting a portion of a top surface of a substrate comprising: positioning a compliant adhesive-filled gel silicone elastomer between the semiconductor die and the cap, the cap surrounding the semiconductor die, the heat sink cap having a side wall having a hole therein; pressing the semiconductor die into the cap causing removable adhesion of the semiconductor die and the cap and causing the lower edge of the cap to abut the substrate; and injecting an encapsulant into the cap engaging at least interior portions of the cap, at least interior portions of the cap, at least portions of the semiconductor die, at least portions of the top surface of the substrate, and at least portions of the compliant adhesive-filled gel silicone elastomer.
  • 4. The method of claim 3, wherein the compliant adhesive-filled gel silicone elastomer includes a metal-filled cross-linked silicone.
  • 5. A method for assembling a Chip On Board semiconductor device on a substrate, said Chip On Board semiconductor device having a semiconductor die and a heat sink cap abutting a portion of a top surface of a substrate including: providing a compliant adhesive-filled gel silicone elastomer between a portion of an upper surface of the semiconductor die and a portion of a lower surface of the heat sink cap for engaging the semiconductor die and the heat sink cap in compliant removable adhesion for abutting the edge of the heat sink cap to the substrate, the heat sink cap surrounding the semiconductor die, the heat sink cap having a side wall having a hole therein; and placing an encapsulant into the heat sink cap for engaging interior portions of the heat sink cap, portions of the semiconductor die, portions of the top surface of the substrate, and portions of the compliant adhesive-filled gel silicone elastomer.
  • 6. The method of claim 5, wherein the compliant adhesive-filled gel silicone elastomer includes a cross-linked silicone.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a continuation of application Ser. No. 09/511,609, filed Feb. 23, 2000, now U.S. Pat. No. 6,596,565, isued Jul. 22, 2003, which is a divisional of application Ser. No. 09/146,945, filed Sep. 3, 1998, now U.S. Pat. No. 6,117,797, issued Sep. 12, 2000.

US Referenced Citations (133)
Number Name Date Kind
4024570 Hartmann et al. May 1977 A
4059467 Mancke et al. Nov 1977 A
4059708 Heiss, Jr. et al. Nov 1977 A
4081825 Koopman et al. Mar 1978 A
4092697 Spaight May 1978 A
4143456 Inoue Mar 1979 A
4264917 Ugon Apr 1981 A
4300153 Hayakawa et al. Nov 1981 A
4323914 Berndlmaier et al. Apr 1982 A
4358552 Shinohara et al. Nov 1982 A
4507675 Fujii et al. Mar 1985 A
4602678 Fick Jul 1986 A
4628406 Smith et al. Dec 1986 A
4642671 Rohsler et al. Feb 1987 A
4801998 Okuaki Jan 1989 A
4862245 Pashby et al. Aug 1989 A
4873615 Grabbe Oct 1989 A
4931852 Brown et al. Jun 1990 A
4942140 Ootsuki et al. Jul 1990 A
4961107 Geist et al. Oct 1990 A
4984059 Kubota et al. Jan 1991 A
5051275 Wong Sep 1991 A
5060114 Feinberg et al. Oct 1991 A
5071787 Mori et al. Dec 1991 A
5081067 Shimizu et al. Jan 1992 A
5101465 Murphy Mar 1992 A
5108955 Ishida et al. Apr 1992 A
5120665 Tsukagoshi et al. Jun 1992 A
5137959 Block et al. Aug 1992 A
5144747 Eichelberger Sep 1992 A
5173764 Higgins, III Dec 1992 A
5175613 Barker, III et al. Dec 1992 A
5182173 Swei Jan 1993 A
5184208 Sakuta et al. Feb 1993 A
5194930 Papathomas et al. Mar 1993 A
5201866 Mok Apr 1993 A
5218759 Juskey et al. Jun 1993 A
5227663 Patil et al. Jul 1993 A
5233220 Lamson et al. Aug 1993 A
5239200 Messina et al. Aug 1993 A
5249101 Frey et al. Sep 1993 A
5252853 Michii Oct 1993 A
5286679 Farnworth et al. Feb 1994 A
5289346 Carey et al. Feb 1994 A
5291064 Kurokawa Mar 1994 A
5304842 Farnworth et al. Apr 1994 A
5311060 Rostoker et al. May 1994 A
5344795 Hashemi et al. Sep 1994 A
5358598 Chiu Oct 1994 A
5358904 Murakami et al. Oct 1994 A
5358906 Lee Oct 1994 A
5371044 Yoshida et al. Dec 1994 A
5378924 Liang Jan 1995 A
5379186 Gold et al. Jan 1995 A
5379187 Lee et al. Jan 1995 A
5379191 Carey et al. Jan 1995 A
5385869 Liu et al. Jan 1995 A
5387554 Liang Feb 1995 A
5394303 Yamaji Feb 1995 A
5396403 Patel Mar 1995 A
5432127 Lamson et al. Jul 1995 A
5432675 Sorimachi et al. Jul 1995 A
5434105 Liou Jul 1995 A
5436203 Lin Jul 1995 A
5438216 Juskey et al. Aug 1995 A
5441684 Lee Aug 1995 A
5450283 Lin et al. Sep 1995 A
5455200 Bigler et al. Oct 1995 A
5455457 Kurokawa Oct 1995 A
5461255 Chan et al. Oct 1995 A
5468995 Higgins, III Nov 1995 A
5477082 Buckley, III et al. Dec 1995 A
5488254 Nishimura et al. Jan 1996 A
5489538 Rostoker et al. Feb 1996 A
5489801 Blish, II Feb 1996 A
5541446 Kierse Jul 1996 A
5552635 Kim et al. Sep 1996 A
5579573 Baker et al. Dec 1996 A
5594282 Otsuki Jan 1997 A
5596231 Combs Jan 1997 A
5598034 Wakefield Jan 1997 A
5604376 Hamburgen et al. Feb 1997 A
5610442 Schneider et al. Mar 1997 A
5621615 Dawson et al. Apr 1997 A
5641997 Ohta et al. Jun 1997 A
5652461 Ootsuki et al. Jul 1997 A
5656857 Kishita Aug 1997 A
5659952 Kovac et al. Aug 1997 A
5663106 Karavakis et al. Sep 1997 A
5672548 Culnane et al. Sep 1997 A
5681757 Hayes Oct 1997 A
5701034 Marrs Dec 1997 A
5705851 Mostafazadeh et al. Jan 1998 A
5706171 Edwards et al. Jan 1998 A
5891753 Akram Apr 1999 A
5898571 Mertol Apr 1999 A
5905638 MacDonald, Jr. et al. May 1999 A
5907189 Mertol May 1999 A
5909056 Mertol Jun 1999 A
5931222 Toy et al. Aug 1999 A
5956576 Toy et al. Sep 1999 A
5968606 Osuna et al. Oct 1999 A
5969947 Johnson et al. Oct 1999 A
6008536 Mertol Dec 1999 A
6069023 Bernier et al. May 2000 A
6075289 Distefano Jun 2000 A
6081027 Akram Jun 2000 A
6081028 Ettehadieh et al. Jun 2000 A
6096574 Smith Aug 2000 A
6097085 Ikemizu et al. Aug 2000 A
6114761 Mertol et al. Sep 2000 A
6117797 Hembree Sep 2000 A
6121680 Chiu et al. Sep 2000 A
6166434 Desai et al. Dec 2000 A
6190945 Akram Feb 2001 B1
6225694 Terui May 2001 B1
6225695 Chia et al. May 2001 B1
6229204 Hembree May 2001 B1
6232152 DiStefano et al. May 2001 B1
6249436 Bollesen Jun 2001 B1
6251707 Bernier et al. Jun 2001 B1
6263566 Hembree et al. Jul 2001 B1
6309915 Distefano Oct 2001 B1
6413353 Pompeo et al. Jul 2002 B2
6432497 Bunyan Aug 2002 B2
6432511 Davis et al. Aug 2002 B1
6432840 Hembree Aug 2002 B1
6451155 Toy et al. Sep 2002 B1
6451709 Hembree Sep 2002 B1
6534858 Akram et al. Mar 2003 B2
6534859 Shim et al. Mar 2003 B1
6596565 Hembree Jul 2003 B1
6602740 Mitchell Aug 2003 B1
Foreign Referenced Citations (12)
Number Date Country
0 522 563 Jan 1993 EP
52-77684 Jun 1977 JP
55-128835 Oct 1980 JP
56-4241 Jan 1981 JP
60-94744 May 1985 JP
60-178651 Sep 1985 JP
62-109326 May 1987 JP
62-115834 May 1987 JP
62-261133 Nov 1987 JP
2-306639 Dec 1990 JP
4-157758 May 1992 JP
6-252299 Sep 1994 JP
Related Publications (1)
Number Date Country
20040126931 A1 Jul 2004 US
Divisions (1)
Number Date Country
Parent 09146945 Sep 1998 US
Child 09511609 US
Continuations (1)
Number Date Country
Parent 09511609 Feb 2000 US
Child 10624332 US