1. Field of the Invention
The present invention relates to a chip package carrier, which, in particular uses blind hole to connect the circuits of chips and external devices.
2. Description of the Related Art
In chip packaging, a chip is protected by encapsulating the chip in a carrier, which uses internal traces and external traces on a substrate to communicate with external circuits. The internal traces and external traces communicate with each other via through-holes. Then, internal bonding pads and external bonding pads disposed on the internal traces and external traces to connect the chip circuits and external circuits, respectively. The internal traces, external traces and through-holes can be protected by covering a solder mask, and the chip is connected to the internal bonding pads by conductive components. At last, the chip and related components are encapsulated with a molding compound.
However, it is easy to crash the electric conduction of external traces, internal traces and through-holes to degrade the reliability of a package structure due to the humidity permeation, which permeates through the space between the solder mask and traces. Besides, it is hard to decrease the thickness of the package structure to reach the demand of thinization, especially, for a mult-layer carrier. Further, it is hard to reduce the carrier size to satisfy the demand of miniaturation due to the seperated arragement of the through-holes, the internal traces, the external traces and the bonding pads.
Therefore, it is very important to redesign the through-holes to reach the demands of high reliability, thickness reduction and scale reduction.
One objective of the present invention is to provide a chip package carrier, which has the advantages of high reliability, thickness reduction and scale reduction. The carrier uses blind holes to connect internal traces with external traces. The internal bonding pads and external bonding pads cover the internal traces and the external traces, respectively. The the internal traces and external tracescan be conducted by disposing a conductive material in the blind holes.
Another objective of the present invention is to provide a method of fabricating a chip package carrier having the blind holes, which has the advantage of simplifying the fabrication process. The method comprises steps of forming a metal layer on a second surface of a substrate, forming blind holes in the substrate, wherein the blind holes penetrates the substrate but the metal layer, forming external traces by processing the metal layer, wherein the external traces cover the blind holes, and covering the external traces with external bonding pads to complete a carrier.
It is a method to connect the chip and the external traces via the blind hols when the chip is installed on a first surface of the substrate, and to encapsulate the chip and the related components by a molding compound. Another method is to form internal traces on the first surface and to form internal bonding pads cover the internal traces first, and then to connect the chip to the internal bonding pads, and finally to encapsulate the chip and the related components by a molding compound.
Alternatively, the chip can be installed on the second surface of the carrier and connects to the external bonding pads by conductive components, and then to encapsulate the chip and related components by a molding compound.
a-1c are diagrams schematically showing the package structures, which are installed on the chip package carriers according to embodiments of the present invention;
a-2c are diagrams schematically showing the package structures, which are installed on the chip package carriers according to other embodiments of the present invention;
a-3d are sectional views schematically showing the process of the fabrication method of a chip package carrier according to one embodiment of the present invention; and
a-4e are sectional views schematically showing the process of the the fabrication method of a chip package carrier according to another embodiment of the present invention.
Accompanying with drawings, the description of this invention is followed to convince the spirit of this invention.
a-1c show the package structures of utilizing the chip package carriers according to embodiments of this invention.
a shows an embodiment. Internal traces 110u connect with external traces 110d via a conductive material set inside blind holes 410. From a first surface of the substrate 100, the blind hole 410 penetrates the substrate 100 and the internal trace 110u on but the external trace 110d on a second surface of the substrate 100, so called blind hole. External bonding pads 320d cover the external traces 110d, and internal bonding pads 320u are formed on the internal traces 110u. A chip 200 is installed on the first surface and between two internal traces 110u and connected to the internal bonding pads 320u via conductive components, such as metallic bonding wires. A molding compound 500 encapsulates the chip 200, conductive components 310, internal bonding pads 320u and internal traces 110u to complete a package structure.
The embodiment in
The embodiments in
Alternatively, the chip can be installed on the second surface and connect the external bonding pads via the conductive components directly.
It is not necessary to assign the material of the substrate. The substrate can be made by a copper clad laminate, an insulation substrate, a glass fiber substrate, a glass fiber prepreg, or a polymeric substrate. The conductive material inside the blind hole can be formed by electroplating a metal layer, filling metallic material or filling conductive glue, wherein the metal is copper usually. The internal and external traces are made of a conductive material, such as a metallic material or copper. The internal and external bonding pads should be made of the material having the features of high conductivity and anti-corrosiveness, such as gold, nickel, palladium, tin, lead, silver or an alloy thereof. The solder mask covering the external traces can be omitted. The conductive component, which connects the chip with the bonding pad, can be a metallic bonding wire or a conductive ball.
Accompanying with
As
Accompanying with
As
The conductive material in the blind hole can be formed by an electroplating method, a sputtering method, a vapor deposition method or an electrodeless plating method. The blind hole can be formed by a plasma method, a depth-control method, an image-transfer method or a laser-drilling method.
The embodiments described above are to exemplify the present invention to enable the persons skilled in the art to understand, make and use the present invention. However, it is not intended to limit the scope of the present invention. Therefore, any equivalent modification or variation according to the spirit of the present invention is to be also included within the scope of the present invention.