Claims
- 1. An integrated circuit chip package comprising:
an integrated circuit chip having an active surface with interconnection pads disposed thereon; a substrate having a first side with bonding pads substantially corresponding to the interconnection pads of the integrated circuit chip, a second side having a plurality of solder pads electrically interconnected with the bonding pads, and a vent hole extending from the first side to the second side of the substrate and positioned beneath the integrated circuit chip when the chip is mounted on the substrate; a plurality of solder bumps electrically connecting the interconnection pads of the integrated circuit chip with the bonding pads on the first side of the substrate; a standoff to control a distance between the integrated circuit chip and the substrate; and a molded underfill material molded around the integrated circuit chip, the molded underfill material surrounding the solder bumps between the integrated circuit chip and the substrate, and the molded underfill material extending into the vent hole in the substrate.
- 2. The integrated circuit chip package according to claim 1, wherein the molded underfill material covers a backside of the integrated circuit chip encapsulating the chip.
- 3. The integrated circuit chip package according to claim 1, wherein the molded underfill material overflows the vent hole and extends along a portion the second side of the substrate.
- 4. The integrated circuit chip package according to claim 1, wherein the substrate includes edge surfaces and the molded underfill material covers the edge surfaces of the substrate.
- 5. The integrated circuit chip package according to claim 1, wherein the molded underfill material is epoxy.
- 6. The integrated circuit chip package according to claim 1, wherein the vent hole is positioned in the substrate at substantially a center of an area occupied by the integrated circuit chip.
- 7. The integrated circuit chip package according to claim 1, wherein the molded underfill material includes epoxy and between about 60 and 95 percent filler material.
- 8. The integrated circuit chip package according to claim 1, wherein a distance between the integrated circuit chip and the substrate is approximately 0.001-0.006 inches.
- 9. The integrated circuit chip package of claim 1, wherein the standoff has at least one aperture to allow a flow of the molded underfill material between the integrated circuit chip and the substrate.
- 10. The integrated circuit chip package of claim 1, further comprising:
a plurality of standoffs located between the integrated circuit chip and the substrate, the plurality of standoffs to control the distance between the integrated circuit chip and the substrate.
- 11. The integrated circuit chip package of claim 10, wherein the integrated circuit chip has a substantially rectangular shape, and one of the plurality of standoffs supporting said integrated circuit chip is located at each corner.
- 12. A method of underfilling an integrated circuit chip which has been electrically interconnected to a substrate with at least one standoff located between the integrated circuit chip and the substrate, the method of underfilling comprising the steps of:
placing the integrated circuit chip, standoff and substrate within a mold cavity; injecting a mold compound into the mold cavity; underfilling a space between the integrated circuit chip and the substrate with the mold compound by the pressure of injection of the mold compound into the mold cavity; and allowing air to escape from between the integrated circuit chip and the substrate during underfilling through a vent in the substrate.
- 13. The method of underfilling according to claim 12, wherein the mold compound passes into the vent in the substrate to insure complete underfilling of all spaces between the integrated circuit chip and the substrate.
- 14. The method of underfilling according to claim 13, wherein the vent assists in a substantially even underfilling of all spaces between the integrated circuit chip and the substrate.
- 15. The method of underfilling according to claim 12, wherein excess mold compound passes into an overflow cavity provided in the mold adjacent the vent at a side of the substrate opposite the integrated circuit chip.
- 16. The method of underfilling according to claim 12, wherein excess mold compound is vented out of the mold cavity to prevent the pressure in the mold cavity from reaching a predetermined level.
- 17. The method of underfilling according to claim 12, wherein the mold compound is a transfer molding compound.
- 18. The method of underfilling according to claim 12, wherein the integrated circuit chip is encapsulated by the mold compound injected into the mold cavity.
- 19. The method of underfilling according to claim 12, wherein the mold compound includes epoxy and between about 60 and 95 percent filler material.
- 20. The method of underfilling according to claim 12, wherein the standoff has at least one aperture to allow the flow of the molded underfill material between the integrated circuit chip and the substrate.
- 21. A method of underfilling an integrated circuit chip which has been electrically interconnected to a substrate, the method of underfilling comprising the steps of:
placing the integrated circuit chip and substrate within a mold cavity, the integrated circuit chip having a plurality of solder bumps; applying a flux material onto the solder bumps; injecting a mold compound into the mold cavity; underfilling a space between the integrated circuit chip and the substrate with the mold compound by the pressure of injection of the mold compound into the mold cavity; and allowing air to escape from between the integrated circuit chip and the substrate during underfilling through a vent in the substrate.
- 22. The method of underfilling according to claim 21, wherein the flux material controls the distance between the integrated circuit chip and the substrate.
- 23. The method of underfilling according to claim 22, wherein the flux material has a predetermined thickness of approximately half of the height of the solder bumps.
- 24. The method of underfilling according to claim 20, further comprising:
soldering the integrated circuit chip to the substrate after applying flux material onto the solder bumps.
RELATED APPLICATION
[0001] This application is a continuation-in-part of U.S. application Ser. No. 08/959,927, filed Oct. 29, 1997.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09459602 |
Dec 1999 |
US |
Child |
09967676 |
Sep 2001 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08959927 |
Oct 1997 |
US |
Child |
09459602 |
Dec 1999 |
US |