This application is based upon and claims the benefit of priority of the prior Japanese Patent Application No. 2011-282725, filed on Dec. 26, 2011, the entire contents of which are incorporated herein by reference.
The embodiments discussed herein are related to an electronic component and an electronic device.
The number of connection terminals in a semiconductor device (an LSI: a large scale integrated circuit) has tended to increase in recent years along with advances in performance and integration of such a semiconductor device, and there is a growing demand for further reduction in size of connection terminals.
In flip-chip mounting, a connection terminal of a semiconductor device and a connection terminal of a wiring board are connected to each other by using a solder bump. Such a solder bump is made of an alloy (solder) such as Sn-3.5 wt % Ag, Sn-0.7 wt % Cu or Sn-3 wt % Ag-0.5 wt % Cu. In the meantime, the connection terminals of the semiconductor device and the wiring board are usually made of Cu (copper). Surfaces of the connection terminals may occasionally be plated with Ni (nickel) or Au (gold) in order to prevent corrosion or to improve solder wettability on the surfaces of the terminals.
[Patent Document 1] Japanese Laid-open Patent Publication No. 10-41621
According to a first aspect of the disclosed techniques, an electronic component includes a connection terminal to be soldered to a different electronic component, in which a surface of the connection terminal is covered with a protection layer made of a AgSn alloy.
According to a second aspect of the disclosed techniques, an electronic device includes an electronic component; a circuit board having the electronic component mounted thereon; and solder bonding a connection terminal of the electronic component to a connection terminal of the circuit board, in which a surface of at least one of the connection terminal of the electronic component and the connection terminal of the circuit board is covered with a protection layer made of a AgSn alloy.
The object and advantages of the invention will be realized and attained by means of the elements and combinations particularly pointed out in the claims.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are not restrictive of the invention.
Prior to description of embodiments, a prelude will be given below in order to facilitate understanding of the embodiments.
As described previously, in recent years, connection terminals of electronic components such as semiconductor devices have tended to be reduced in size and thus densities of currents (current densities) flowing through the connection terminals have tended to be increased. However, when a density of a current flowing through a connection terminal becomes equal to or above about 104 A/cm2, electromigration occurs at a junction between the connection terminal and solder, thereby increasing a resistance value between connection terminals. In an extreme case, such electromigration may result in a wiring disconnection.
As apparent from
A conceivable option to suppress such electromigration is to increase the number of connection terminals and to thereby reduce a current density in each of the connection terminals. However, this leads to an increase in a layout space for the connection terminals, which results in an increase in size of a semiconductor device.
In view of the above, an object of the embodiments is to provide an electronic component and an electronic device, which are less likely to cause electromigration even when a current having a high current density flows through a junction between a connection terminal and solder.
An electronic component 10 according to the embodiment includes a semiconductor chip 11a provided with a given electronic circuit, and a package (sealing resin) lib which seals the semiconductor chip 11a. Meanwhile, a number of connection terminals 12 are provided on a lower surface side of the semiconductor chip 11a. The connection terminals 12 are made of Cu and a protection layer 13 made of a AgSn (silver-tin) alloy is provided on each surface of the connection terminals 12.
Here, chemically stable AgSn is preferably used for the AgSn alloy to form the protection layer 13.
A thickness of the protection layer 13 is preferably from 3 μm to 100 μm. If the thickness of the protection layer 13 falls below 3 μm, such a protection layer 13 may contain a pin hole. This makes it difficult to completely cover a Cu electrode and thus Cu electromigration is not prevented sufficiently. On the other hand, if the thickness of the protection layer 13 exceeds 100 μm, such a protection layer 13 may reduce electric conductivity and adversely affect the electronic circuit.
Meanwhile, a circuit board 20 includes wiring (not depicted) formed into a given pattern, and connection terminals 22 (see
In this embodiment, the surfaces of the connection terminals 12 and 22 are covered with the protection layers 13 and 23 each made of a AgSn alloy as described above. Thus, electromigration may be suppressed. Reasons why the prevention is available will be described below.
Electromigration has a relation with a diffusion coefficient. To be more precise, an element having a greater diffusion coefficient is more likely to cause electromigration. The diffusion coefficient of Cu in Sn is equal to 2.4×10−11 m2/s while the diffusion coefficient of Ni in Sn is equal to 5.4×10−13 m2/s at 160° C. On the other hand, the diffusion coefficient of Ag in Sn is equal to 9.0×10−15 m2/s, which is smaller by four digits than that of Cu and by two digits than that of Ni. In other words, Ag in Sn is less likely to migrate upon application of a high-density current and less likely to generate atomic vacancies, which lead to electromigration, as compared to Cu or Ni.
Meanwhile, Sn in Ag has the diffusion coefficient which is almost the same as that of Ag. Moreover, since Sn is solid-solved in Ag in a temperature range equal to or below 160° C. For these reasons, an atomic vacancy generated by migration of Ag attributed to the current flowing between the contact terminals is buried with Sn. Accordingly, electromigration is even less likely to occur in this case.
As described above, in this embodiment, the surfaces of the connection terminals 12 and 22 are covered with the protection layers 13 and 23 each made of the AgSn alloy. Accordingly, even when the current flowing between the connection terminals 12 and 22 has a high current density, migration of the Cu atoms in the connection terminals 12 and 22 and migration of the Ag atoms in the protection layers 13 and 23 are suppressed, whereby electromigration is less likely to occur. In this way, problems such as an increase in a resistance value attributed to electromigration and occurrence of a wiring disconnection are avoided. As a consequence, the embodiment has an effect of improving reliability of a junction between the electronic component 10 and the circuit board 20.
As apparent from
Moreover, the solder 25 connecting the connection terminals 12 and 22 is not limited to the above-mentioned Sn-3.5 wt % Ag alloy but various other alloys (solder) including a Sn-0.7 wt % Cu alloy, a Sn-3 wt % Ag-0.5 wt % Cu alloy may be also applied.
Nevertheless, the solder 25 connecting between the connection terminals 12 and 22 is preferably made of an SnAg alloy containing Ag in a range from 2.0 wt % to 4.0 wt %. When the above-described SnAg alloy is used as the solder, this alloy has an effect of suppressing diffusion of the AgSn alloy in the protection layers 13 and 23 into the solder. Thus, a wiring disconnection between the connection terminals 12 and 22 attributable to electromigration may be suppressed more reliably.
Some electronic components and circuit boards are soldered in accordance with the above-described method and then time to cause a wiring disconnection due to electromigration is investigated for each of the combinations of the electronic components and the circuit boards. Results are described below.
A pair of copper patterns each having a width of 100 μm and a height of 100 μm are formed on a glass epoxy substrate in such a manner that end surfaces of the patterns are opposed to each other. Then, the end surface of each of the copper patterns is plated with Ag in a thickness of 3 μm and is further plated with Sn in a thickness of 0.5 μm. Thereafter, the glass epoxy substrate is heated to a temperature of 250° C. to cause mutual diffusion of Ag and Sn, thereby forming protection layers containing Ag3Sn as a chief component. Then, a sample of Example is prepared by bonding the protection layers to each other using the Sn-3.5 wt % Ag alloy (the solder).
Meanwhile, as depicted in
In order to achieve uniform shapes of solder bonded portions, a resist film is formed so as to prevent the solder from adhering to portions other than the end surfaces of the copper patterns 31. In addition, a plurality of samples are prepared for each of Example and Comparative Examples 1 and 2.
Next, the samples of Example and Comparative Examples 1 and 2 are immersed in an oil bath maintained at a temperature of 160° C. in order to reduce temperature variations due to Joule heating associated with changes in resistance. Then, a direct current is applied from a constant current regulator to the samples of Example and Comparative Examples 1 and 2 in such a condition that a current density at a bonded interface between the solder and the copper pattern is equal to 2.5×104 A/cm2. Then, time to cause a wiring disconnection due to electromigration is measured for each of the samples.
In the above-described experiment, the end surfaces of the copper patterns are sequentially plated with Ag and Sn and are then subjected to thermal treatment to form the AgSn alloy. Nevertheless, similar results are also achieved in the case where the end surfaces of the copper patterns are directly plated with the AgSn alloy.
An experiment is conducted for investigating relations between Ag contents in the protection layers and time to cause wiring disconnections due to electromigration. Results are described below.
Samples similar to the sample of Example in the above-described Experiment 1 (see
In the embodiment, the description has been given of the case where the electronic components are the semiconductor device (an LSI) and the circuit board. Needless to say, the techniques disclosed above may be also applied to electronic components other than the semiconductor device, such as a chip resistor element or a capacitor element. In addition, though the description has been given of the case of bonding the semiconductor device to the circuit board in the embodiment, the embodiment may be also applied to a case of soldering semiconductor devices to each other.
All examples and conditional language recited herein are intended for the pedagogical purposes of aiding the reader in understanding the invention and the concepts contributed by the inventor to further the art, and are not to be construed as limitations to such specifically recited examples and conditions, nor does the organization of such examples in the specification relate to a showing of the superiority and inferiority of the invention. Although one or more embodiments of the present invention have been described in detail, it should be understood that the various changes, substitutions, and alterations could be made hereto without departing from the spirit and scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
2011-282725 | Dec 2011 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5489803 | Kanbe et al. | Feb 1996 | A |
6569752 | Homma et al. | May 2003 | B1 |
7196356 | Ishii et al. | Mar 2007 | B2 |
7223695 | Zhong et al. | May 2007 | B2 |
7705436 | Mahler | Apr 2010 | B2 |
7793818 | Tago et al. | Sep 2010 | B2 |
8338287 | Miura | Dec 2012 | B2 |
8348139 | Liu | Jan 2013 | B2 |
8592995 | Lin | Nov 2013 | B2 |
20060030139 | Mis | Feb 2006 | A1 |
20070182006 | Amagai | Aug 2007 | A1 |
20080264165 | Abe et al. | Oct 2008 | A1 |
20080303144 | Kasai et al. | Dec 2008 | A1 |
20090085216 | Tanaka et al. | Apr 2009 | A1 |
20090126991 | Hata et al. | May 2009 | A1 |
20100032840 | Amagai | Feb 2010 | A1 |
20100183896 | Liu et al. | Jul 2010 | A1 |
20100291734 | Amagai | Nov 2010 | A1 |
20100319967 | Amin et al. | Dec 2010 | A1 |
20110057309 | Kasai et al. | Mar 2011 | A1 |
20110227219 | Alvarado et al. | Sep 2011 | A1 |
Number | Date | Country |
---|---|---|
102194783 | Sep 2011 | CN |
S56-056745 | May 1981 | JP |
H10-41621 | Feb 1998 | JP |
2000-260801 | Sep 2000 | JP |
2008-288297 | Nov 2008 | JP |
2009-054790 | Mar 2009 | JP |
2009-526382 | Jul 2009 | JP |
2007092762 | Aug 2007 | WO |
Entry |
---|
Office Action of China Patent Application 201210429510.1 dated Feb. 16, 2015. Full translation of the Office Action. |
Office Action of Parent U.S. Appl. No. 13/664,761 dated Dec. 12, 2014. |
Office Action of Parent U.S. Appl. No. 13/664,761 dated Jun. 23, 2014. |
Office Action of corresponding Chinese Patent Application No. 201210429510.1 dated Jul. 23, 2015, with full translation. |
Office Action dated Nov. 4, 2015 of U.S. Appl. No. 13/664,761, which is the parent of this application. |
Japanese Office Action dated Mar. 1, 2016 for corresponding Japanese Patent Application No. 2011-282725, with partial translation of the Office Action. |
Office Action dated May 17, 2016 for corresponding U.S. Appl. No. 13/664,761, which is the parent application of this application. |
JP 2011-282725: Office Action dated Aug. 9, 2016. |
U.S. Appl. No. 13/664,761: Office Action dated Aug. 10, 2016. |
Arai, Susumu et al., Crystal Structure and Microstructure of Electrodeposited Sn—Ag Alloys, J. Japan Inst. Metals, vol. 60, No. 12 (1996), pp. 1149-1154 w/English Abstract. |
Arai, Susumu et al., Crystal Structure and Microstructure of Electrodeposited Sn—Ag Alloys, J. Japan Inst. Metals, vol. 60, No. 12 (1996), pp. 1149-1154 w/English-language Abstract. |
U.S. Appl. No. 13/664,761: Office Action dated Jan. 24, 2017. |
Japanese Patent Application No. 2016-008085: Office Action dated Feb. 7, 2017. |
U.S. Appl. No. 13/664,761: Office Action dated Jul. 25, 2017. |
Number | Date | Country | |
---|---|---|---|
20150311171 A1 | Oct 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13664761 | Oct 2012 | US |
Child | 14792476 | US |