1. Field of the Invention
The present invention relates to a fabrication method of semiconductor package and a structure thereof. More particularly, the present invention relates to the fabrication method of semiconductor package and a structure thereof with pads having a height difference.
2. Description of the Prior Art
Along with the rapid progress of the computer and internet communication, the semiconductor products need to be multi-functional, portable, light, thin and small-sized to satisfy the customers' demand. Therefore, the industry of chip package has to develop towards the high accurate processes to comply with the requirements of high-power, high-density, lightness, thinness, compactness and mini-size. Besides, electronics packaging still needs high availability, good thermal performance to communicate signal and electrical power, to support good way to dissipate heat and to protect the structure.
The prior semiconductor fabrication process is to fabricate circuit on the substrate by etching, and then disposed the chip. Continuingly, electrically connect the chip and the circuit. After, utilize the molding compound covering element mentioned above and then etch the metal substrate. In order to dispose the bump connecting outside electricity on the circuit, the circuit needs to leave the circuit line in advance to perform the flow of electroplating the metal bump at the position of expecting to solder. Due to the etching step needed to control many essential factors, the etching result can be not control easily. The common issue is to product the phenomenon of undercut when etching and make the pattern transfer to the substrate imprecise. Later, electroplate the metal surface treatment layer. While bounding wire needs to bound wire on a curved surface, the yield of bounding wire is worse and the difficulty of the fabrication process is higher. Moreover, most prior package structure with soldering pad merely coats the solder material on the bottom of the soldering pad. After the surface mount technology (SMT), some issues happen, which are not easy to check the soldering status by eye. These issues all affect the yield of the chip package fabrication process and the faith of product.
Therefore, how to simplify the fabrication flow and raise the yield and the faith of fabrication is an important issue to fabricate thin products in semiconductor industry.
One object of the present invention is to provide a fabrication method of semiconductor package and a structure thereof. The forming surface treatment layer of the present invention is plane, so as to not only raise the yield of bonding wire but also simplify the difficulty of bonding wire.
Another object of the present invention is to provide a fabrication method of semiconductor package and a structure thereof. The present invention forms a semiconductor package with pads having a height difference to increase the thickness of the solder material.
Another object of the present invention is to provide a fabrication method of semiconductor package and a structure thereof. The present invention can increase the thickness of solder material, besides the characteristic of the. height difference can check the soldering status.
In accordance with the above objectives, one embodiment of the present invention is providing a fabrication method of semiconductor package including: providing a substrate; disposing a mask on the substrate, wherein the mask has a plurality of patterned openings to expose portions of the substrate; forming a metal layer on the exposed portions of the substrate; forming a surface treatment layer on the metal layer; removing the mask; performing a chip package step; and removing the substrate and the metal layer to form a plurality of fillisters and to expose the surface treatment layer.
In accordance with the above objectives, another embodiment of the present invention is providing a fabrication method of semiconductor package including: providing a substrate; disposing a mask on the substrate, wherein the first mask has a plurality of patterned openings to expose portions of the substrate; forming a surface treatment layer on the exposed portions of substrate; removing the first mask; disposing a second mask to cover the surface treatment layer, wherein the second mask has a plurality of patterned openings to expose portions of substrate; forming a metal layer on the exposed portions of substrate; removing the second mask; performing a chip package step; and removing the substrate and the metal layer to form a plurality of fillisters and to expose a side of the surface treatment layer.
In accordance with the above objectives, another embodiment of the present invention is providing a fabrication method of semiconductor package including: providing a substrate; disposing a first mask on the substrate, wherein the first mask has a plurality of patterned openings to expose portions of the substrate; forming a surface treatment layer on the exposed portions of the substrate; removing the first mask; disposing a second mask to cover the surface treatment layer, wherein the second mask has a plurality of patterned openings to expose portions of the substrate; forming a metal layer on the exposed portions of said substrate; removing the second mask; performing a chip package step; and removing the substrate and the metal layer to form a plurality of fillisters and to expose the side of the surface treatment layer.
In accordance with the above objectives, another embodiment of the present invention is providing a structure of semiconductor package including: a surface treatment layer defining at least a chip carrier area and a plurality of conducting connection areas around each chip carrier area; at least a chip disposed on the chip carrier area and a conducting structure electrically connecting the chip and the conducting connection areas; and a molding compound covering directly the chip, conducting structure and the surface treatment layer, wherein a height difference is existed between the surface treatment layer and the molding compound.
Other advantages of the present invention will become apparent from the following description taken in conjunction with the accompanying drawings wherein are set forth, by way of illustration and example, certain embodiments of the present invention.
The foregoing aspects and many of the accompanying advantages of this invention will become more readily appreciated as the same becomes better understood by reference to the following detailed description, when taken in conjunction with the accompanying drawings, wherein:
The detailed explanation of the present invention is described as following. The described preferred embodiments are presented for purposes of illustrations and description, and they are not intended to limit the scope of the present invention.
In one embodiment, the mask 20 can be a photoresist layer with a plurality of patterned openings 21 (shown in
Continuously, in one embodiment, after removing the substrate 10 and the metal layer 30, a dicing step is performed to form a plurality of semiconductor packages, wherein one of the semiconductor packages is shown in
In one embodiment, the material of treatment layer 40 is selected from the group consisting of gold, nickel, palladium, silver, copper, tin and lead. In another embodiment, the surface treatment layer 40 further includes a plurality of metal films whose material is selected from the group consisting of gold, nickel, palladium, silver, copper, tin and lead. One side of the surface treatment layer 40 electrically connects the chip 50 to expose one side of the molding compound 60 for electrically connecting other electrical device later. Hence the material of one side of metal film is metal which is convenient to wire bonding or flip chip to electrically connect the chip 50; the material of one side metal thin film exposed outside the molding compound 60 is metal supporting soldering or convenient to soldering. Therefore, two sides of the surface treatment layer 40 (one side electrically connecting the chip and the other soldering with electrical device) both can support fine connecting according to different requirement.
Please refer to the
Continuously, in one embodiment, the first mask, such as the mask 22, and the second mask, such as the mask 24, can be the patterned photoresist layer to form the metal layer 30 or the surface treatment layer 40 on the substrate 10 respectively through the patterned openings 23 and 24 (such as the
The common point with above embodiment is the method of forming the metal layer 30 can use any of electroplating, printing and electroless plating; the method of forming surface treatment layer 40 can use the electroless plating printing, electroplating or chemical electroplating. In one embodiment, the surface treatment layer 40 can also include a plurality of metal films to conveniently electrically connecting the chip 50 and soldering other device. Further, removing the metal layer 30 and the substrate 10 by the etching method; besides, if the substrate 10 can be used repeatedly, it can also remove the substrate 10 by shelling method or other suitable methods and then remove the metal layer 30 by etching.
In one embodiment, after removing the substrate 10 and the metal layer 30, it further includes a dicing step to form a plurality of semiconductor packages shown as the
According to above description, one of the characteristic of the invention is to utilize patterned films or patterned plate as the mask to perform the fabrication of metal layer or the surface treatment layer. The fabrication process is elasticity and the same patterned design of fabrication process used tautologically to reduce the production cost; further, one characteristic of invention is that the height difference of the semiconductor package structure can utilize a plurality of fillisters with pads protruding or indenting to increase the thickness of the solder material; moreover, one characteristic of the invention is that in the carrier portion only includes the surface treatment layer ad equally meet the requirement of thin structure; another, the surface treatment layer also can include a plurality of metal films to support find bonding between the electrically connecting side and soldering side.
To sum up above description, the invention supports a method of semiconductor fabrication and a structure thereof. The formed surface treatment layer is a plate to increase the yield of bonding wire, besides, that can also simplify the difficulty of wire bonding. Further, the formed molding compound with pad having a height difference to increase the thickness of solder material, besides that and the characteristic of a height difference also conveniently checks the soldering status. Furthermore, by molding compound forms a plurality of fillisters to finish the height difference that make soldering full of fillister of molding compound or cover the side of surface treatment layer and raise the soldering faith.
Number | Date | Country | Kind |
---|---|---|---|
95146075 | Dec 2006 | TW | national |