Claims
- 1. A solder bump formed on an integrated circuit chip having an alpha particle (.alpha.-particle) sensitive device or circuit defined thereon, said solder bump comprising:
- a first portion including at least one .alpha.-particle emissive constituent; and
- a low-alpha layer formed in contact with said integrated circuit chip, said low-alpha layer positioned between said first portion and said .alpha.-particle sensitive device or circuit.
- 2. A solder bump as recited in claim 1,
- wherein said at least one .alpha.-particle emissive constituent includes Pb.sup.210.
- 3. A solder bump as recited in claim 1,
- wherein said low-alpha layer includes low-alpha Pb.
- 4. A solder bump as recited in claim 1, wherein said low-alpha layer is substantially free of .alpha.-particle emissive constituents and radioactive decay precursors thereof relative to said first portion.
- 5. A solder bump as recited in claim 1, wherein said first portion includes PbSb solder.
- 6. A solder bump as recited in claim 1, wherein said first portion includes InSb solder.
- 7. A solder bump as recited in claim 1, wherein said low-alpha layer exhibits an .alpha.-particle emissive characteristic approximately 100 to approximately 1000 times smaller than that of said first portion.
- 8. A solder bump as recited in claim 1, wherein said low-alpha layer exhibits an .alpha.-particle emissive characteristic of about 0.1 to about 0.001 .alpha.-particles per cm.sup.2 per hour.
- 9. A solder bump as recited in claim 1, wherein said first portion exhibits an .alpha.-particle emissive characteristic greater than approximately 1-10 .alpha.-particles per cm.sup.2 per hour.
- 10. A solder bump as recited in claim 1,
- wherein said low-alpha layer exhibits a first .alpha.-particle emissive characteristic and said first portion exhibits a second .alpha.-particle emissive characteristic; and
- wherein thickness of said low-alpha layer is selected in accordance with said first and said second .alpha.-particle emissive characteristics, a lower ratio of said first .alpha.-particle emissive characteristic to said second .alpha.-particle emissive characteristic allowing a thinner thickness of said low-alpha layer.
- 11. A solder bump as recited in claim 1, wherein said at least one .alpha.-particle emissive constituent includes either or both of Pb.sup.210 and its radioactive decay precursors.
- 12. A solder bump as recited in claim 1,
- wherein said low-alpha layer is substantially free of .alpha.-particle emissive isotopes; and
- substantially opaque to .alpha.-particle emissions of said first portion such that solder bump related .alpha.-particle induced soft errors in said .alpha.-particle sensitive device or circuit are substantially eliminated.
- 13. A solder bump as recited in claim 1,
- wherein said low-alpha layer includes an additional constituent to raise the melting point of said low-alpha layer to above a reflow temperature for said first portion.
- 14. A solder bump as recited in claim 13, wherein said additional constituent includes an element selected from the group of Au, Ba, Ca, Cu, Mg, Hg, and a rare earth element.
- 15. A solder bump as recited in claim 13, wherein said additional constituent is introduced into said low-alpha layer at sufficient concentration to raise the melting point thereof to at least approximately 25 degrees above said reflow temperature for said first portion.
- 16. A solder bump as recited in claim 13, wherein said additional constituent includes an element selected from the group of Au at concentration of approximately 3% to approximately 4% by weight, Mg at concentration of approximately 2% to approximately 3% by weight, and Hg at concentration of approximately 4% to approximately 5% by weight.
- 17. A solder bump as recited in claim 13, wherein said first portion includes a Pb-containing solder having a reflow temperature lower than a melting point of said low-alpha layer.
- 18. A solder bump as recited in claim 13,
- wherein said first portion includes one of a SnPb solder and an InPb solder; and
- wherein said low-alpha layer has a melting point at least approximately 25.degree. C. above a reflow temperature for said first portion.
- 19. A solder bump as recited in claim 1,
- wherein said first portion includes a Pb-containing solder; and
- wherein said low-alpha layer includes plural separately formed sublayers thereof, boundaries between said sublayers substantially inhibiting intrusion of said .alpha.-particle emissive radioisotope from said Pb-containing solder into said low-alpha layer during reflow.
- 20. A solder bump as recited in claim 1, wherein said low-alpha layer is formed in electrical contact with an electrically conductive portion of said integrated circuit chip.
- 21. The solder bump as recited in claim 1, reflowed to form an electrical and mechanical connection to a substrate in a packaged integrated circuit.
- 22. The solder bump as recited in claim 21,
- wherein said packaged integrated circuit includes a microprocessor with an on-chip cache; and
- wherein said .alpha.-particle sensitive device or circuit includes a memory cell of said an on-chip cache.
- 23. A solder bump as recited in claim 1, wherein said .alpha.-particle sensitive device or circuit includes one of an SRAM memory cell and a DRAM memory cell.
- 24. A solder bump as recited in claim 1, wherein said low-alpha layer is at least approximately 0.5 .mu.m in thickness.
- 25. A solder bump as recited in claim 1, wherein said low-alpha layer is at least approximately 1.0 .mu.m in thickness.
- 26. A solder bump as recited in claim 19, wherein said plural separately formed sublayers of said low-alpha layer total at least approximately 1.0 .mu.m in thickness.
- 27. A solder bump as recited in claim 19, wherein said plural separately formed sublayers of said low-alpha layer are each approximately 0.2 .mu.m in thickness.
- 28. A solder bump as recited in claim 19, wherein at least one of said plural separately formed sublayers of said low-alpha layer includes an additional constituent to raise the melting point of said sublayer to above a reflow temperature for said Pb-containing solder.
- 29. A solder bump as recited in claim 1, wherein said low-alpha layer exhibits an .alpha.-particle emissive characteristic more than about 50 times smaller than that of said first portion.
- 30. A solder bump as recited in claim 1, wherein said low-alpha layer exhibits an .alpha.-particle emissive characteristic of less than about 0.5 .alpha.-particles per cm.sup.2 per hour.
- 31. A solder bump as recited in claim 1, wherein said low-alpha layer exhibits an .alpha.-particle emissive characteristic of less than about 0.1-0.001 .alpha.-particles per cm.sup.2 per hour.
- 32. A method for reducing .alpha.-particle radiation incident on an .alpha.-particle sensitive device or circuit of an integrated circuit chip from a solder bump, said method comprising:
- forming a low-alpha layer on said integrated circuit chip; and
- forming an .alpha.-particle emissive solder thereon to define a solder bump precursor having said low-alpha layer disposed between said .alpha.-particle emissive solder and said .alpha.-particle sensitive devices or circuits.
- 33. A method as recited in claim 32, further comprising:
- reflowing said solder bump precursor under conditions selected to reflow said .alpha.-particle emissive solder substantially without mixing of said .alpha.-particle emissive solder into said low-alpha layer.
- 34. A method as recited in claim 32,
- wherein said low-alpha layer includes low-alpha Pb; and
- wherein said .alpha.-particle emissive solder includes Pb.sup.210.
- 35. A method as recited in claim 33, wherein said reflowing is performed at a temperature below the melting point of said low-alpha layer but above a reflow temperature of said .alpha.particle emissive solder.
- 36. A method as recited in claim 32, wherein said forming said low-alpha layer includes doping low-alpha Pb with a constituent selected to raise the melting point of said low-alpha Pb to at least approximately 25.degree. C. above a reflow temperature of said .alpha.-particle emissive solder.
- 37. A method as recited in claim 32,
- wherein said forming said low-alpha layer includes forming plural sublayers thereof; and
- wherein boundaries between said sublayers substantially limit intrusion of said .alpha.-particle emissive solder into said low-alpha layer during reflow.
- 38. A method as recited in claim 32, wherein said forming said low-alpha layer is by one or more of evaporation, sputtering, and electroplating.
- 39. A solder bump precursor comprising:
- a first Pb-based conductive layer formed on a semiconductor chip having a radiation sensitive device defined in closed proximity to said solder bump precursor, said first Pb-based conductive layer being substantially free of radioactive isotopes and being substantially opaque to radiation; and
- a second Pb-based conductive layer formed on the first Pb-based conductive layer,
- wherein compositions of said first and said second Pb-based conductive layers are selected to allow reflow of said solder bump precursor at a reflow temperature below a melting point of said first Pb-based conductive layer.
- 40. A solder bump precursor as in claim 39, wherein said first Pb-based conductive layer is substantially free from Pb.sup.210 and the second Pb-based conductive layer includes Pb.sup.210.
- 41. A solder bump precursor as in claim 39, wherein said radiation includes .alpha.-particle radiation.
- 42. A solder bump precursor as in claim 39, wherein said melting point of the first Pb-based conductive layer is approximately 30.degree. C. higher than said reflow temperature.
Parent Case Info
This application is a Divisional of co-pending application Ser. No. 09/189,922, filed Nov. 12, 1998, the entirety of which in incorporated herein by reference.
US Referenced Citations (9)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 690 149 A1 |
Jan 1996 |
EPX |
0 881 676 A2 |
Dec 1998 |
EPX |
Non-Patent Literature Citations (2)
Entry |
May, T. & Woods, M., "A New Physical Mechanism for Soft Errors in Dynamic Memories", Electron Devices Society and Reliability Group of the IEEE, New York, NY, 1978, pp. 33-40. |
Joint Industry Standard, "Implementation of Flip Chip and Chip Scale Technology", IPC, Northbrook, IL, J-STD-012, Jan. 1996, pp. 1-105. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
189922 |
Nov 1998 |
|