(1) Field of the Invention
The invention relates to the fabrication of integrated circuit devices, and more particularly, to an improved design of a semiconductor die paddle.
(2) Description of the Prior Art
The semiconductor industry has for many years achieved improvements in the performance of semiconductor devices by device miniaturization and by increasing the device packaging density. For this purpose, metal interconnects can readily be provided by metal lines that are embedded in layers of dielectric, using vias to provide electrical connections between overlying layers of interconnect lines. Interconnect lines must thereby be connected in such a manner that optimum performance can be realized for the completed package. Good planarity must also be maintained between adjacent layers of interconnect lines because metal interconnect lines are typically narrow in width and thick in a vertical direction (in the range of 5 to 10 microns thick) and must be patterned with microlithography. Patterned layers must therefore be substantially flat and smooth (i.e. have good planarity) so that these layers can serve as a base for the next layer.
One of the original approaches that has been used to create surface mounted, high pin-count integrated circuit packages has been the use of the Quad Flat Pack (QFP) with various pin configurations. For the QFP, closely spaced leads along the four edges of the flat package are used for making electrical connections from where the electrical connections are distributed to the surrounding circuitry. The QFP has found to be cost-effective for semiconductor devices where the device I/O pin count does not exceed 200. To circumvent this limitation, a new package, a Ball Grid Array (BGA) package has been introduced. For the BGA package, the electrical contact points are distributed over the entire bottom surface of the package. More contact points with greater spacing between the contact points can therefore be allocated across the BGA package than was the case with the QFP.
Flip Chip packages have in general been used to accommodate increased I/O count combined with increased high requirements for high performance Integrated Circuits. Flip chip technology fabricates bumps (typically Pb/Sn solder) on aluminum pads and interconnects the bumps directly to the packaging media, which are usually ceramic or plastic based substrates. The flip-chip is bonded face down to the package through the shortest paths. This approach can be applied to single-chip packaging and to higher levels of integrated packaging (in which the packages are larger) and to more sophisticated packaging media that accommodate several chips to form larger functional units.
For the packaging of semiconductor devices, the packages in which the devices are contained provide protection of the device from environmental influences such as mechanical damage or damage caused by moisture affecting exposed surfaces of the device. Part of the package design includes the design of electrically conductive interfaces that enable the device to be electrically interconnected with surrounding circuitry. Increased device density has not only created new demands for input/output connections of the device but has also caused considerable more thermal energy to be expanded per cubic volume content of the device. In many of the semiconductor device packages, the device is mounted in close physical proximity to a heat sink. This is combined with methods, such as connections of low resistance to thermal heat conductivity, that are implemented as part of the package.
U.S. Pat. No. 6,300,673 (Hoffman et al.) shows a die attach paddle and ground plane for a package.
U.S. Pat. No. 6,284,571 B1 (Corisis et al.) describes a structure for a die attach paddle and ground plane for a package.
U.S. Pat. No. 6,096,163 (Wensel) shows a process for adhesives to leadframe.
U.S. Pat. No. 5,434,750 (Rostoker) shows another leadframe design.
A principle objective of the invention is to provide improved bond reliability for wire bond interfaces of a semiconductor package.
Another objective of the invention is to reduce stress related problems in a semiconductor package.
Yet another objective of the invention is to reduce the impact of mismatched Coefficients of Thermal Expansion (CTE) between components of a semiconductor device package.
In accordance with the objectives of the invention a new design is provided for the design of a leadframe of a semiconductor package. A ground plane is added to the design of the leadframe, the ground plane is located between the leadframe and the die attach paddle over which the semiconductor device is mounted.
a and 3b respectively show a top view and a cross section of a conventional leadframe design.
a and 5b respectively show a top view and a cross section of a first leadframe design of the invention.
a and 7b respectively show a top view and a cross section of a second leadframe design of the invention.
a and 8b respectively show a top view of a third and a fourth leadframe design of the invention.
An integral part of a number of semiconductor packages as a heat spreader or heat sink that is thermally interconnected to areas or surfaces surrounding the die that is mounted in the package. An encapsulation mold or mold compound typically surrounds the die and further encapsulates bond wires that are connected to points of electrical contact on the active surface of die and that interconnect the die with electrical traces or further interconnection of the die to surrounding circuitry. The semiconductor die of the package is typically mounted over a die-paddle, the purpose of the die-paddle is to enable and to enhance heat dissipation from the die to surrounding surfaces, typically the surface of a heat sink. A leadframe provides support for the metal traces that connect the semiconductor device with surrounding circuitry.
One of the more serious problems that is encountered in the application of die-paddles is the problem of delamination, which occurs at exposed die-paddle surfaces. Improvements of the electrical performance of the packaged semiconductor device is typically achieved by proper grounding of the die with for instance ground wires between the die and the die-paddle or between the die-paddle and surrounding ground connections. A remaining problem however is delamination that occurs in the interface between the mold compound and surfaces that are silver plated for improved contact resistance and improved connectivity thereto. Where the die-paddle is exposed, this problem can be especially severe since such an exposure offers a ready path of moisture penetration into the mold compound. Added to the severity of this problem are such factors as mismatch of the Coefficient of Thermal Expansion (CTE) between adjacent surfaces or components, weak interlocking mechanisms and exposure of bonded surfaces, through an exposed die-paddle, to drastic environmental changes such as changes in temperature during reflow processing.
The invention addresses these concerns by providing a unique leadframe configuration, which takes into account considerations of improved interlocking of adjacent elements of the package of a semiconductor die and of proper shielding of sensitive areas against drastic environmental changes. The design of the invention provides reduced delamination.
For purposes of increased understanding of the invention and to more clearly differentiate between prior art methods and the invention, prior art methods of creating a semiconductor package in which a leadframe and die-paddle are applied are first briefly highlighted.
The cross-section that is shown in
The problem of the device package that is shown in
The primary factors causing delamination of the top surface of the die-paddle (points 40,
A second conventional method of mounting semiconductor devices is shown in the cross section of
The die paddle 34 functions as a heatsink to dissipate the heat that is generated by the semiconductor device 12. Such a heat sink is typically soldered to a Printed Circuit Board 10 in order to achieve improved heat dissipation. Thermally conductive layer 37 is provided for this purpose, creating a path of heat dissipation that comprises the die attach paste 37, the die attach paddle 34, interfacing solder interconnects (not shown) and the PCB 10.
Ground wires 27 can further be provided between the active surface of die 12 and the die paddle 34. The invention specifically addresses providing a ground plane, by expanding the leadframe of a semiconductor package, thereby addressing:
a shows a top view of a conventional leadframe design, wherein specifically are highlighted the elements:
A cross section of the die-attach paddle, taken along the line 3a-3a′ of the top view of
The cross section that is shown in
Although in the cross section that is shown in
a shows a top view of a leadframe of the invention, wherein specifically are highlighted the ground plane 54 and the inner leads 58 of the leadframe. The cross section that is shown in
The ground plane is not limited to being created using straight bars or straight metal strips surrounding the die attach paddle. This is illustrated using
Additional alternatives for the creation of the ground plane of the invention are highlighted in
The method that is used for the creation of the semiconductor package of the invention comprises the steps of:
To summarize the invention, by providing a ground plane that physically interfaces between the die attach paddle and the lead frame of the package, the invention has provided for:
Although the invention has been described and illustrated with reference to specific illustrative embodiments thereof, it is not intended that the invention be limited to those illustrative embodiments. Those skilled in the art will recognize that variations and modifications can be made without departing from the spirit of the invention. It is therefore intended to include within the invention all such variations and modifications which fall within the scope of the appended claims and equivalents thereof.
This is a division of patent application Ser. No. 10/083,993, filed on Feb. 26, 2002 now U.S. Pat. No. 6,630,373 B2, titled “Ground Plane For Exposed Packages”, assigned to the same assignee as the present invention.
Number | Name | Date | Kind |
---|---|---|---|
5434750 | Rostoker et al. | Jul 1995 | A |
5723899 | Shin | Mar 1998 | A |
6096163 | Wensel | Aug 2000 | A |
6284571 | Corisis et al. | Sep 2001 | B1 |
6300673 | Hoffman et al. | Oct 2001 | B1 |
6437427 | Choi | Aug 2002 | B1 |
6703696 | Ikenaga et al. | Mar 2004 | B2 |
Number | Date | Country | |
---|---|---|---|
20040070055 A1 | Apr 2004 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10083993 | Feb 2002 | US |
Child | 10462264 | US |