Claims
- 1. A package for mounting an integrated circuit die, the package comprising:
a metal substrate having first and second opposing primary surfaces and an aperture formed therebetween; and a flexible thin film interconnect structure formed over the first surface of the metal substrate and over the aperture, the flexible thin film interconnect structure comprising bottom and top opposing surfaces, the bottom surface including a first region in direct contact with the first surface of the metal substrate and a second region opposite the aperture, the second region comprising a first plurality of bonding pads exposed within the aperture, the first plurality of bonding pads having a first pitch appropriate for attaching the integrated circuit die to package, the top surface including a second plurality of exposed bonding pads having a pitch greater than the first pitch.
- 2. The package set forth in claim 1 wherein the flexible thin film interconnect structure comprises at least one thin film dielectric layer having an elongation percentage of at least 30 percent.
- 3. The package set forth in claim 1 wherein the flexible thin film interconnect structure comprises a plurality of thin film dielectric layers having an elongation percentage of at least 30 percent.
- 4. The package set forth in claim 1 wherein the flexible thin film interconnect structure comprises a plurality of thin film dielectric layers having an elongation percentage of between 40-50 percent.
- 5. The package set forth in claim 1 wherein a sidewall defining the aperture is angled or curved inward where the sidewall contacts the overlying flexible thin film interconnect structure.
- 6. The package set forth in claim 1 wherein the first plurality of bonding pads are flip chip pads.
- 7. The package set forth in claim 1 wherein the second plurality of bonding pads are ball grid array pads.
- 8. The package set forth in claim 1 further comprising an integrated circuit die positioned within the aperture and attached to the first plurality of bonding pads.
- 9. The package set forth in claim 8 further comprising a lid attached to the second surface of the metal substrate such that the lid encloses the integrated circuit die within the aperture.
- 10. The package set forth in claim 1 wherein the metal substrate is a copper substrate.
- 11. A package for mounting an integrated circuit die, the package comprising:
a metal substrate having first and second opposing primary surfaces and an aperture formed therebetween; and a flexible thin film interconnect structure formed over the first surface of the metal substrate and over the aperture, the flexible thin film interconnect structure comprising bottom and top opposing surfaces and a plurality of thin film conductive layers and a plurality of thin film dielectric layers having an elongation percentage of at least 30 percent formed between the bottom and top surfaces, the bottom surface including a first region in direct contact with the first surface of the metal substrate and a second region that overlies the aperture, the second region comprising a plurality of flip chip bonding pads exposed within the aperture, the top surface of the flexible thin film interconnect structure including a plurality of exposed ball grid array bonding pads; wherein the plurality of flip chip bonding pads have a pitch appropriate for attaching the integrated circuit die to package and the plurality of exposed ball grid array bonding pads have a pitch greater than the pitch of the plurality of flip chip bonding pads.
- 12. The package set forth in claim 11 further comprising an integrated circuit die attached to the plurality of flip chip bonding pads within the aperture.
- 13. The package set forth in claim 12 further comprising a lid attached to the second surface of the metal substrate such that the lid encloses the integrated circuit die within the aperture.
- 14. The package set forth in claim 13 wherein the metal substrate is a copper substrate.
- 15. The package set forth in claim 14 wherein the copper substrate has a thickness that is approximately equal to a combined thickness of the integrated circuit die and bumps.
- 16. A semiconductor device comprising:
a metal substrate having first and second opposing surfaces and an aperture formed therebetween; a flexible thin film interconnect structure formed over the first surface of the metal substrate and over the aperture, the flexible thin film interconnect structure comprising bottom and top opposing surfaces and a plurality of thin film conductive layers and a plurality of thin film dielectric layers having an elongation percentage of at least 30 percent formed between the bottom and top surfaces, the bottom surface including a first region in direct contact with the first surface of the metal substrate and a second region that overlies the aperture; a first plurality of bonding pads formed on the bottom surface of the thin film interconnect structure within the aperture of the metal substrate, the first plurality of bonding pads being spaced at an integrated circuit pitch; a second of bonding pads formed on the top surface of the thin film interconnect structure, the second plurality of bonding pads being spaced at a package pitch; a integrated circuit die integrated circuit die attached to the first plurality of bonding pads within the aperture; and a lid attached to the second surface of the metal substrate such that the lid encloses the integrated circuit die within the aperture.
- 17. The semiconductor device set forth in claim 16 wherein the metal substrate is a copper substrate.
- 18. The semiconductor device set forth in claim 17 further comprising thermal grease between the integrated circuit die and the lid.
- 19. The semiconductor device set forth in claim 17 further comprising an underfill resin arranged between the integrated circuit die and the thin film interconnect structure.
- 20. The semiconductor device set forth in claim 17 further comprising contacts between the copper substrate and the thin film interconnect structure enabling the copper substrate to be used as a ground reference plane.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is being filed concurrently with U.S. patent application Ser. No. ______, by Jan I. Strandberg et al., entitled “Method for Manufacture of a High Density Substrate for the Packaging of Integrated Circuits” (Attorney Docket No. 016301-003600US). The disclosure of the 016301-003600US application is incorporated herein by reference in its entirety for all purposes.