Claims
- 1. A multilayer circuit board apparatus having a plurality of layers with differing interconnect densities to efficiently distribute ground voltage, electrical power and electrical signals throughout said circuit board apparatus to devices located on the surfaces of said circuit board apparatus, said apparatus comprising:
- a) a substrate power bus layer having a first interconnect density, said substrate power bus layer further comprising a plurality of substrate copper layers interleaved with a plurality of dielectric layers, said substrate copper and dielectric layers forming a distribution network of ground voltage and electrical power at different voltage levels using selectively placed vias to distribute said ground voltages and electrical power to each of two major surfaces of said substrate power bus layer;
- b) at least one low density interconnect substrate having a second interconnect density which is higher than said first interconnect density, each of said low density interconnect substrates being mechanically and electrically connected to each major surface of said substrate power bus layer, each low density interconnect substrate distributing electrical signals, ground voltage and electrical power at different voltage levels using selectively placed vias interconnecting a plurality of low density copper layers interleaved with a plurality of dielectric layers; and
- c) at least one high density interconnect substrate having a third interconnect density which is higher than said second interconnect density, each of said high density interconnect substrates being mechanically and electrically connected to each low density interconnect substrate, each high density interconnect substrate further distributing electrical signals, ground voltage and electrical power at different voltage levels using selectively placed vias interconnecting a plurality of conductive layers interleaved with a plurality of dielectric layers, each said high density substrate further having means for attaching integrated circuit die to said high density substrate.
- 2. The apparatus of claim 1, wherein said substrate copper layers of said substrate power bus sandwiched by said dielectric layers provide additional capacitance integral with said apparatus.
Parent Case Info
This is a division of application Ser. No. 07/444,747, filed Dec. 1, 1989.
US Referenced Citations (30)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0083405 |
Jul 1983 |
EPX |
0176245 |
Mar 1986 |
EPX |
2558643 |
Jul 1985 |
FRX |
Non-Patent Literature Citations (2)
Entry |
Jarvela, R. A. and J. J. Jebrani, Wirability Enhancement, IBM Disclosure, vol. 21, No. 9, Feb. 1979, p. 3624. |
Proceedings of the IEEE 1988 National Aerospace and Electronics Conference (NAECON 1988), Dayton, May 23-27, 1988, vol. 1 of 4, IEEE D.C. Blazej et al.: "Enabling Technologies for Achieving Avionics Modularization". |
Divisions (1)
|
Number |
Date |
Country |
Parent |
444747 |
Dec 1989 |
|