Claims
- 1. A compound semiconductor device, comprising:
a substrate; a first high temperature n-type III-V compound layer having a first band gap grown directly on said substrate, wherein said high temperature n-type III-V compound layer is grown at a temperature greater than 900° C. using HVPE techniques, wherein a low temperature buffer layer is not interposed between said substrate and said high temperature n-type III-V compound layer; a second n-type III-V compound layer having a second band gap grown on said first high temperature n-type III-V compound layer using HVPE techniques, wherein said first band gap is wider than said second band gap; a first p-type III-V compound layer having a third band gap grown on said second n-type III-V compound layer using HVPE techniques; a second p-type III-V compound layer having a fourth band gap grown on said first p-type III-V compound layer using HVPE techniques, wherein said fourth band gap is wider than said third band gap; and a non-continuous quantum dot layer comprised of a plurality of InGaN1-x-yPxAsy quantum dot regions, said non-continuous quantum dot layer formed between said second n-type III-V compound layer and said first p-type III-V compound layer, wherein 0.01≦x+y≦0.2.
- 2. The compound semiconductor device of claim 1, wherein said high temperature n-type III-V compound layer is grown at a temperature greater than 950° C. using HVPE techniques.
- 3. The compound semiconductor device of claim 1, wherein said high temperature n-type III-V compound layer is grown at a temperature greater than 1000° C. using HVPE techniques.
- 4. The compound semiconductor device of claim 1, wherein 0.01≦x+y≦0.03.
- 5. The compound semiconductor device of claim 1, wherein a majority of said plurality of InGaN1-x-yPxAsy quantum dot regions are less than 30 Angstroms in width, length, and thickness.
- 6. The compound semiconductor device of claim 1, wherein a majority of said plurality of InGaN1-x-yPxAsy quantum dot regions are approximately 20 Angstroms by 20 Angstroms by 20 Angstroms.
- 7. The compound semiconductor device of claim 1, further comprising:
a first contact deposited on said second p-type III-V compound layer; and a second contact deposited on said substrate.
- 8. The compound semiconductor device of claim 7, wherein said first and second contacts are selected from the group of materials consisting of nickel, palladium, gold, platinum, gold-nickel, and palladium-platinum.
- 9. The compound semiconductor device of claim 1, further comprising a third p-type III-V compound layer having a fifth band gap grown on said second p-type III-V compound layer using HVPE techniques, wherein said fourth band gap is wider than said fifth band gap.
- 10. The compound semiconductor device of claim 9, further comprising:
a first contact deposited on said third p-type III-V compound layer; and a second contact deposited on said substrate.
- 11. The compound semiconductor device of claim 10, wherein said first and second contacts are selected from the group of materials consisting of nickel, palladium, gold, platinum, gold-nickel, and palladium-platinum.
- 12. The compound semiconductor device of claim 1, wherein said substrate is selected from the group of materials consisting of sapphire, silicon carbide, gallium nitride, and silicon.
- 13. The compound semiconductor device of claim 1, wherein said first and second p-type III-V compound layers include at least one acceptor impurity metal selected from the group of metals consisting of Mg, Zn, and MgZn.
- 14. The compound semiconductor device of claim 13, wherein a concentration of said at least one acceptor impurity metal within said first and second p-type III-V compound layers is in the range of 1018 to 1021 atoms cm−3.
- 15. The compound semiconductor device of claim 13, wherein a concentration of said at least one acceptor impurity metal within said first and second p-type III-V compound layers is in the range of 1019 to 1020 atoms cm−3.
- 16. The compound semiconductor device of claim 13, wherein said first and second p-type III-V compound layers are co-doped with O.
- 17. The compound semiconductor device of claim 9, wherein said third p-type III-V compound layer includes at least one acceptor impurity metal selected from the group of metals consisting of Mg, Zn, and MgZn.
- 18. The compound semiconductor device of claim 17, wherein a concentration of said at least one acceptor impurity metal within said third p-type III-V compound layer is in the range of 1018 to 1021 atoms cm−3.
- 19. The compound semiconductor device of claim 17, wherein a concentration of said at least one acceptor impurity metal within said third p-type III-V compound layer is in the range of 1019 to 1020 atoms cm−3.
- 20. The compound semiconductor device of claim 17, wherein said third p-type III-V compound layer is co-doped with O.
- 21. The compound semiconductor device of claim 1, wherein said second n-type III-V compound layer includes at least one donor impurity selected from the group of materials consisting of O, Si, Ge, and Sn.
- 22. The compound semiconductor device of claim 1, wherein said first high temperature n-type III-V compound layer is comprised of AlGaN.
- 23. The compound semiconductor device of claim 1, wherein said second n-type III-V compound layer is comprised of GaN or InGaN.
- 24. The compound semiconductor device of claim 1, wherein said first p-type III-V compound layer is comprised of GaN or InGaN.
- 25. The compound semiconductor device of claim 1, wherein said second p-type III-V compound layer is comprised of AlGaN.
- 26. The compound semiconductor device of claim 9, wherein said third p-type III-V compound layer is comprised of GaN.
- 27. A compound semiconductor device, comprising:
a p-type substrate; a first high temperature p-type III-V compound layer having a first band gap grown directly on said substrate, wherein said high temperature p-type III-V compound layer is grown at a temperature greater than 800° C. using HVPE techniques, wherein a low temperature buffer layer is not interposed between said substrate and said high temperature p-type III-V compound layer; a second p-type III-V compound layer having a second band gap grown on said first high temperature p-type III-V compound layer using HVPE techniques, wherein said first band gap is wider than said second band gap; a first n-type III-V compound layer having a third band gap grown on said second high temperature p-type III-V compound layer using HVPE techniques; a second n-type III-V compound layer having a fourth band gap grown on said first n-type III-V compound layer using HVPE techniques, wherein said fourth band gap is wider than said third band gap; and a non-continuous quantum dot layer comprised of a plurality of InGaN1-x-yPxAsy quantum dot regions, said non-continuous quantum dot layer formed between said second high temperature p-type III-V compound layer and said first n-type III-V compound layer, wherein 0.01≦x+y≦0.2.
- 28. The compound semiconductor device of claim 27, wherein said high temperature p-type III-V compound layer is grown at a temperature greater than 900° C. using HVPE techniques.
- 29. The compound semiconductor device of claim 27, wherein said high temperature p-type III-V compound layer is grown at a temperature greater than 950° C. using HVPE techniques.
- 30. The compound semiconductor device of claim 27, wherein said high temperature p-type III-V compound layer is grown at a temperature greater than 1000° C. using HVPE techniques.
- 31. The compound semiconductor device of claim 27, wherein 0.01≦x+y≦0.03.
- 32. The compound semiconductor device of claim 27, wherein a majority of said plurality of InGaN1-x-yPxAsy quantum dot regions are less than 30 Angstroms in width, length, and thickness.
- 33. The compound semiconductor device of claim 27, wherein a majority of said plurality of InGaN1-x-yPxAsy quantum dot regions are approximately 20 Angstroms by 20 Angstroms by 20 Angstroms.
- 34. The compound semiconductor device of claim 27, further comprising:
a first contact deposited on said second n-type III-V compound layer; and a second contact deposited on said substrate.
- 35. The compound semiconductor device of claim 34, wherein said first and second contacts are selected from the group of materials consisting of nickel, palladium, gold, platinum, gold-nickel, and palladium-platinum.
- 36. The compound semiconductor device of claim 27, further comprising a third n-type III-V compound layer having a fifth band gap grown on said second n-type III-V compound layer using HVPE techniques, wherein said fourth band gap is wider than said fifth band gap.
- 37. The compound semiconductor device of claim 36, further comprising:
a first contact deposited on said third n-type III-V compound layer; and a second contact deposited on said substrate.
- 38. The compound semiconductor device of claim 37, wherein said first and second contacts are selected from the group of materials consisting of nickel, palladium, gold, platinum, gold-nickel, and palladium-platinum.
- 39. The compound semiconductor device of claim 27, wherein said p-type substrate is selected from the group of materials consisting of sapphire, silicon carbide, gallium nitride, and silicon.
- 40. The compound semiconductor device of claim 27, wherein said first high temperature p-type III-V compound layer and said second p-type III-V compound layer each include at least one acceptor impurity metal selected from the group of metals consisting of Mg, Zn, and MgZn.
- 41. The compound semiconductor device of claim 40, wherein a concentration of said at least one acceptor impurity metal within said first high temperature p-type III-V compound layer and said second p-type III-V compound layer is in the range of 1018 to 1021 atoms cm−3.
- 42. The compound semiconductor device of claim 40, wherein a concentration of said at least one acceptor impurity metal within said first high temperature p-type III-V compound layer and said second p-type III-V compound layer is in the range of 1019 to 1020 atoms cm−3.
- 43. The compound semiconductor device of claim 40, wherein said first high temperature p-type III-V compound layer and said second p-type III-V compound layer are co-doped with O.
- 44. The compound semiconductor device of claim 27, wherein said first n-type III-V compound layer includes at least one donor impurity selected from the group of materials consisting of O, Si, Ge, and Sn.
- 45. The compound semiconductor device of claim 27, wherein said first high temperature p-type III-V compound layer is comprised of AlGaN.
- 46. The compound semiconductor device of claim 27, wherein said second p-type III-V compound layer is comprised of GaN or InGaN.
- 47. The compound semiconductor device of claim 27, wherein said first n-type III-V compound layer is comprised of GaN or InGaN.
- 48. The compound semiconductor device of claim 27, wherein said second n-type III-V compound layer is comprised of AlGaN.
- 49. The compound semiconductor device of claim 36, wherein said third n-type III-V compound layer is comprised of GaN.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part application of U.S. Pat. application Ser. No. 09/638,638, filed Aug. 14, 2000, which is a divisional of U.S. Pat. application Ser. No. 09/195,217 filed Nov. 18, 1998, which claims priority from U.S. Pat. application Ser. No. 60/066,940 filed Nov. 18, 1997, the disclosures of which are incorporated herein by reference for all purposes.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60066940 |
Nov 1997 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09195217 |
Nov 1998 |
US |
Child |
09638638 |
Aug 2000 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09638638 |
Aug 2000 |
US |
Child |
09860626 |
May 2001 |
US |