The present invention relates to integrated circuits.
In some embodiments of the present invention, one or more openings are formed in an active side of a semiconductor wafer, a dielectric is formed in the openings, and a conductor (e.g. metal) is formed in the openings over the dielectric. Then the wafer is etched from the backside to expose the conductor. The openings become through holes, and the exposed conductor provides contacts protruding from the through holes. Each contact has a protruding outer surface not covered by the dielectric. At least a portion of the outer surface is either vertical or is sloped outwards (laterally away from the corresponding through hole) when the surface is traced in the direction away from the wafer. The protruding contacts are soldered to some substrate (e.g. another wafer or a printed circuit board). The solder reaches and at least partially covers the contacts' surface that is vertical or sloped outwards. Consequently, the strength of the solder bond is increased.
In some embodiments, the dielectric forms a protrusion around each contact. Throughout the protrusion, the dielectric becomes gradually thinner around each contact as the dielectric is traced in the direction away from the wafer. The thinner dielectric is more flexible, and therefore is less likely to detach from the contact if the contact is pulled sideways.
Other embodiments and variations are within the scope of the invention. The invention is defined by the appended claims.
In this section, the particular materials, dimensions, processes, process sequences, and other details are provided for illustration and not to limit the invention.
One or more openings 124 are formed in the top surface of substrate 110. If other layers (not shown) have been formed on the top surface, these layers are removed at the location of openings 124 when the openings are formed. Sidewalls 124S of openings 124 are vertical or have a vertical portion. In some embodiments, the entire sidewalls are vertical except at the bottom corners 124C. The corners may be sloped and/or rounded. Openings 124 can be formed by a masked anisotropic etch using known technology. Suitable anisotropic reactive ion etching equipment is available from Surface Technology Systems plc of the United Kingdom. See also U.S. Pat. No. 6,184,060 issued Feb. 6, 2001 to O. Siniaguine, and U.S. Pat. No. 6,322,903 issued Nov. 27, 2001 to O. Siniaguine et al., both incorporated herein by reference.
Dielectric layer 140 (
Dielectric 140 can be patterned outside of openings 124 as needed to form circuit elements.
Conductive layer 150 is formed in openings 124 on dielectric 140. Layer 150 will be used to provide backside contacts on wafer 104. In some embodiments, layer 150 is metal. In some embodiments, layer 150 is a solderable metal, or a combination of conductive layers with the bottom layer being solderable metal. Solderable metals include copper, gold, nickel, zinc, chromium, vanadium, palladium, tin/lead, tin/indium, tin/silver, tin/bismuth, or their alloys and combinations, as known in the art. An exemplary thickness of layer 150 is a 0.8-1.2 μm (e.g. 1 μm). Other materials and dimensions, known or to be invented, can also be used.
Outer sidewalls 150V of layer 150 in openings 124 are vertical or include a vertical portion. In some embodiments, the entire sidewalls are vertical except at the bottom corners.
A filler 160, for example, a metal, silicon dioxide, or some other material, is formed optionally in openings 124 to increase the mechanical strength of the structure and/or improve heat dissipation. Filler 160 completely or partially fills the openings. Filler 160 can be a tungsten plug for example. In some embodiments, filler 160 and conductive layer 150 are a single layer formed from the same material in a single deposition step.
Layers 150, 160 can be patterned as needed to form other circuit elements.
The fabrication steps described above can be combined with other steps to form integrated circuit elements. For illustration,
As shown in
When dielectric 140 is exposed during the backside etch, it is etched both vertically and horizontally. The horizontal etch rate may or may not be the same as the vertical etch rate. Due to the horizontal etching, dielectric 140 is thinned around the layer 150. The exposed part of dielectric 140 is shown at 140P. The lower portions of dielectric 140P are exposed earlier, and therefore etched longer, than the higher portions. Consequently, at the end of the etch, dielectric 140P is thinner at the bottom. The entire protruding portion 140P becomes gradually thinner as it is traced down from substrate 110. As a result, the protruding portion 140P is more flexible at the bottom, and is less likely to be detached from contact 150C if the contact is pulled sideways. The contact can be pulled sideways after being bonded to a substrate 410 (FIG. 4). The contact can be pulled sideways due to thermal expansion/contraction or during handling.
The backside etch of substrate 110 and dielectric 140 exposes the vertical sidewall 150V of layer 150. In some embodiments, dielectric 140 protrudes down from substrate 110 by at least 1-2 μm when measured vertically. Contacts 150C protrude down below the dielectric by about 1-100 μm or more. Vertical sidewall portions 150V protrude down by about 1-100 μm or more below dielectric 140. These dimensions are exemplary and not limiting.
The exposed contacts 150C are soldered to substrate 410 (
Solder 420 is deposited on contacts 430 formed at the top surface of substrate 410, or the solder can be deposited on backside contacts 150C, or both. The solder can be tin or its alloys as known in the art. Conductive material 150 is solder wettable, or includes a solder wettable layer as the bottom layer. Alternatively, before the solder is deposited, the contacts 150C can be covered with a solder wettable material (by electroplating, for example).
In
Alternatively, the layer 150.2 can be removed separately after the backside etch of substrate 110 and dielectric 140. For example, layer 150.2 can be dissolved by a solder flux or the solder, or can be removed in a separate etching step before the solder flux or the solder are deposited.
Solder 420 is deposited in sufficient quantities to reach and cover a portion of the vertical surface 150V of each contact 150C. See FIG. 4. Consequently, the solder bond is stronger because any mechanical forces that may pull the die or wafer 104 upward must overcome the sheer friction force at the interface between the vertical surface 150V and the solder before the solder bond can be broken. (Such “pull-up” mechanical forces can be generated by thermal cycling or during handling.) The solder portions on the vertical surfaces 150V also protect the solder bond if the wafer or die 104 is pulled sideways.
Solder 420 can be replaced with a conductive or anisotropic adhesive. The anisotropic adhesive may fill the entire space between substrates 110 and 410.
Many variations of the above process are possible. For example, when die or wafer 104 has been attached to substrate 410, a dielectric adhesive can be introduced between the die or wafer 104 and substrate 410. Before the die or wafer 104 is attached to substrate 410, a dielectric can be formed on the bottom portion of substrate 110. The dielectric can be grown selectively as described in the aforementioned U.S. Pat. No. 6,184,060. Alternatively, the dielectric can be formed by depositing a flowable material, e.g. polyimide (not shown), over the wafer backside, curing the material, and etching the material with a blanket etch, as described in the aforementioned U.S. Pat. No. 6,322,903. The material is thinner over the contacts 150C than over the backside surface of substrate 110, and the etch of the material exposes the contacts 150C without exposing the substrate. In some embodiments, the etch of the material exposes some of the dielectric 140P, and causes the dielectric 140P to protrude from the material.
The backside etch can be preceded by backside grinding of substrate 110. In some embodiments, the grinding terminates before the dielectric 140 is exposed. Alternatively, the grinding may expose dielectric 140, and possibly even the conductive layers 150 and 160. See
In
Sloped, expanding sidewalls 150V firmly anchor the layer 150 in substrate 110. Layer 150 is therefore less likely to separate from the wafer if contacts 150C are pushed up relative to the substrate. The contacts can be pushed by an upward force applied to substrate 410 or a downward force applied to substrate 110, or by forces generated by the thermal expansion of solder 420, or possibly for other reasons.
Solder 420 reaches around the widest part of contacts 150C and covers a portion of sloped surface 150V. The solder bond is strengthened as a result.
If a dielectric adhesive fills the space between the die or wafer 104 and substrate 410, the expanding contacts 150C anchor the layer 150 in the adhesive, further strengthening the structure. A similar advantage is obtained when solder 420 is replaced with anisotropic adhesive 1010 (FIG. 10). Adhesive 1010 reaches around the widest part of contacts 150C and covers a portion of sloped surface 150V. In
In
The embodiments described above illustrate but do not limit the invention. In
The present application is a continuation-in-part of U.S. patent application Ser. No. 09/466,535 filed Dec. 17, 1999, incorporated herein by reference, which is a division of U.S. patent application Ser. No. 09/083,927 filed May 22, 1998, now U.S. Pat. No. 6,184,060, incorporated herein by reference, which is a continuation of international application PCT/US97/18979, with an international filing date of Oct. 27, 1997, which is incorporated herein by reference, which claims priority of U.S. provisional application No. 60/030,425 filed Oct. 29, 1996.
Number | Name | Date | Kind |
---|---|---|---|
3761782 | Youmans | Sep 1973 | A |
3838501 | Umbaugh | Oct 1974 | A |
4141135 | Henry | Feb 1979 | A |
4368106 | Anthony | Jan 1983 | A |
4394712 | Anthony | Jul 1983 | A |
4463336 | Black et al. | Jul 1984 | A |
4628174 | Anthony | Dec 1986 | A |
4729971 | Coleman | Mar 1988 | A |
4769738 | Nakamura et al. | Sep 1988 | A |
4807021 | Okumura | Feb 1989 | A |
4822755 | Hawkins et al. | Apr 1989 | A |
4842699 | Hua et al. | Jun 1989 | A |
4897708 | Clements | Jan 1990 | A |
4939568 | Kato et al. | Jul 1990 | A |
4954458 | Reid | Sep 1990 | A |
4978639 | Hua et al. | Dec 1990 | A |
4996587 | Hinrichsmeyer et al. | Feb 1991 | A |
5024970 | Mori | Jun 1991 | A |
5071792 | VanVonno et al. | Dec 1991 | A |
5135878 | Bartur | Aug 1992 | A |
5166097 | Tanielian | Nov 1992 | A |
5191405 | Tomita et al. | Mar 1993 | A |
5225771 | Leedy | Jul 1993 | A |
5229647 | Gnadinger | Jul 1993 | A |
5270261 | Bertin et al. | Dec 1993 | A |
5322816 | Pinter | Jun 1994 | A |
5323035 | Leedy | Jun 1994 | A |
5340771 | Rostoker | Aug 1994 | A |
5453404 | Leedy | Sep 1995 | A |
5463246 | Matsunami | Oct 1995 | A |
5472914 | Martin et al. | Dec 1995 | A |
5478781 | Bertin et al. | Dec 1995 | A |
5489554 | Gates | Feb 1996 | A |
5494832 | Lehmann et al. | Feb 1996 | A |
5502333 | Bertin et al. | Mar 1996 | A |
5502667 | Bertin et al. | Mar 1996 | A |
5504036 | Dekker et al. | Apr 1996 | A |
5506753 | Bertin et al. | Apr 1996 | A |
5517057 | Beilstein, Jr. et al. | May 1996 | A |
5517754 | Beilstein, Jr. et al. | May 1996 | A |
5532519 | Bertin et al. | Jul 1996 | A |
5550942 | Sheem | Aug 1996 | A |
5561622 | Bertin et al. | Oct 1996 | A |
5563086 | Bertin et al. | Oct 1996 | A |
5567653 | Bertin et al. | Oct 1996 | A |
5567654 | Beilstein, Jr. et al. | Oct 1996 | A |
5571754 | Bertin et al. | Nov 1996 | A |
5627106 | Hsu | May 1997 | A |
5654127 | Leedy | Aug 1997 | A |
5691248 | Cronin et al. | Nov 1997 | A |
5766984 | Ramm et al. | Jun 1998 | A |
5767001 | Bertagnolli et al. | Jun 1998 | A |
5824595 | Igel et al. | Oct 1998 | A |
5858256 | Minne et al. | Jan 1999 | A |
5888883 | Sasaki et al. | Mar 1999 | A |
5969426 | Baba et al. | Oct 1999 | A |
6036872 | Wood et al. | Mar 2000 | A |
6083811 | Riding et al. | Jul 2000 | A |
6184060 | Siniaguine | Feb 2001 | B1 |
Number | Date | Country |
---|---|---|
19707887 | Sep 1998 | DE |
0238089 | Mar 1987 | EP |
0807964 | Nov 1997 | EP |
60-7149 | Jan 1985 | JP |
60-007149 | Jan 1985 | JP |
62219954 | Sep 1987 | JP |
62-219954 | Sep 1987 | JP |
04025122 | Jan 1992 | JP |
04-025122 | Jan 1992 | JP |
4-133472 | May 1992 | JP |
08-502146 | Mar 1996 | JP |
9203848 | Mar 1992 | WO |
WO 9409513 | Apr 1994 | WO |
9409513 | Apr 1994 | WO |
9425981 | Oct 1994 | WO |
WO 9745856 | Dec 1997 | WO |
Number | Date | Country | |
---|---|---|---|
20020084513 A1 | Jul 2002 | US |
Number | Date | Country | |
---|---|---|---|
60030425 | Oct 1996 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09083927 | May 1998 | US |
Child | 09466535 | US |
Number | Date | Country | |
---|---|---|---|
Parent | PCTUS97/18979 | Oct 1997 | US |
Child | 09083927 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09466535 | Dec 1999 | US |
Child | 10059898 | US |