Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment, as examples. The semiconductor industry continues to improve the integration density of various electronic components (e.g., transistors, diodes, resistors, capacitors, etc.) by continual reductions in minimum feature sizes of integrated circuits (ICs), which allow more components to be integrated into a given area. These smaller electronic components also require smaller packages that utilize less area than packages of the past, in some applications.
One type of smaller packaging that has been developed is three-dimensional (3D) ICs, in which two die or ICs are bonded together and electrical connections are formed between the die and contact pads on an interposer. Some 3DICs utilize through-silicon vias to make connections from one side to another side of the interposer.
Fuses are devices that are sometimes formed on semiconductor devices that may be programmed using a laser, by directing a laser beam at the fuse from the top or bottom of the semiconductor device. Fuses may be used to alter ICs by connecting or disconnecting redundant circuits or memory cells, to repair the ICs or increase the number of usable ICs on a wafer, for example.
For a more complete understanding of the present disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the embodiments and are not necessarily drawn to scale.
The making and using of the embodiments of the present disclosure are discussed in detail below. It should be appreciated, however, that the present disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the disclosure, and do not limit the scope of the disclosure.
Embodiments of the present disclosure are related to packages for semiconductor devices that utilize an interposer as a component, such as 3DICs. Structures and methods of forming interposers that include a plurality of fuses coupled to a single contact or bump of the interposers will be described herein.
Referring first to
Referring again to
A plurality of through-substrate vias (TSVs) 108a and 108b is formed on the substrate 102. The TSVs 108a and 108b extend entirely through the substrate 102, as shown. The TSVs 108a and 108b are conductive and provide a connection from a first side 104 of the interposer substrate 102 to a second side 106 that is opposite the first side 104. The TSVs comprise a conductive material such as a metal, a semiconductive material such as silicon, or combinations or multiple layers thereof, for example. The TSVs 108a and 108b are also referred to herein as through-vias 108a and 108b.
An interconnect structure 110 is formed over substrate 102 proximate the second side 106 of the substrate 102. The interconnect structure 110 includes one or more insulating material layers 122, and conductive lines 160a, 160b, and 160c and vias 162a, 162b, 162c, 164a, and 164b (not shown in
The RDL 110 includes a plurality of fuses 120a and 120b formed therein. The fuses 120a and 120b may be a part of conductive segments 114a and 114b, respectively, as shown in
The fuses 120a and 120b comprise a dimension d1 comprising a width of about 30 μm in a top view, although alternatively, the fuses 120a and 120b may comprise other dimensions. In some embodiments, dimension d1 may comprise a minimum feature size of the interposer 100, for example. The connecting regions 116a/118a and 116b/118b may comprise a width that is greater than the width d1 of the fuses 120a and 120b. The connecting regions 116a/118a and 116b/118b may be about 3 to 4 times wider than dimension d1 of the width of the fuses 120a and 120b, as an example. Alternatively, the connecting regions 116a/118a and 116b/118b may be larger or smaller than about 3 to 4 times wider than dimension d1, in some embodiments. Connecting regions 116a and 116b may comprise regions for making connection to through-vias 108a and 108b, for example, and thus connecting regions 116a and 116b may comprise a dimension substantially the same as or larger than a width of a through-via 108a and 108b, respectively. Connecting regions 118a and 118b may comprise a region for making electrical connection to an integrated circuit die 130 (see
A contact pad 112 is disposed on the substrate 100 on the first side 104. The contact pad 112 may be formed using subtractive etching, direct etching, and/or damascene lithography techniques, as examples. The contact pad 112 may comprise a metal adapted to be coupled to a bump 126, as shown in
After the formation of the RDL 110 and contact 112, bumps 124a and 124b may be coupled to connecting regions 118a and 118b of the conductive segments 114a and 114b, respectively, and a bump 126 may be formed on contact pad 112, as shown in
Bumps 124a and 124b may comprise micro-bumps in some embodiments, for example. Each bump 124a and 124b may include an optional metal stud that may comprise copper, a copper alloy, or other metals, and solder formed over the metal stud. The bumps 124a and 124b may alternatively comprise other materials. The metal studs of the bumps 124a and 124b may be formed of any suitable conductive material, including Cu, Ni, Pt, Al, combinations thereof, and may be formed through any number of suitable techniques, including PVD, CVD, electrochemical deposition (ECD), molecular beam epitaxy (MBE), atomic layer deposition (ALD), electroplating, and the like. An optional conductive cap layer may be formed between the metal stud and the solder of the bumps 124a and 124b, also not shown. For example, in an embodiment in which the metal stud is formed of copper, a conductive cap layer formed of nickel may be desirable. Other materials, such as Pt, Au, Ag, combinations thereof, or the like, may also be used for the optional conductive cap layer of the bumps 124a and 124b.
The bumps 124a, 126b, and 126 (and also bumps 126c shown in
The bumps 124a, 126b, and 126 may be formed in a peripheral region of an interposer 100 and may be arranged in one or more rows in the peripheral region. As an example, the bumps 124a, 126b, and 126 may be arranged in three rows on each side of the interposer 100, respectively, along an interposer 100 edge or corners. The bumps 124a, 126b, and 126 may alternatively be arranged in other patterns and may be positioned in other locations. Other embodiments may utilize aspects with bumps 124a, 126b, and 126 along interior portions of an interposer 100, for example. The placement of the bumps 124a, 126b, and 126 are provided for illustrative purposes only and the specific locations and patterns of the bumps 124a, 126b, and 126 on the first side 104 and the second side 106 may vary and may include, as examples, an array of bumps, lines of bumps in a middle region of the interposer 100, or staggered bumps.
Embodiments of the present disclosure include packaged semiconductor devices that have been packaged using the novel interposers 100 described herein.
An under-fill material 132 may optionally be disposed under the integrated circuit die 130, as shown. The under-fill material 132 may comprise a filler, an epoxy, a hardener, or multiple layers or combinations thereof, as examples, although alternatively, the under-fill material 132 may comprise other materials. The under-fill material 132 may comprise a material with a viscosity sufficient to flow at least partially, and in some embodiments, to flow completely beneath the integrated circuit die 130, for example.
An optional molding compound 134, shown in phantom in
The packaged semiconductor devices 136 are singulated, at scribe lines or singulation lines, and the packaged semiconductor devices 136 are separated from one another. The packaged semiconductor devices 136 may then be connected to external circuitry (not shown) using bumps 126. The bumps 126 may be coupled to a substrate, a printed circuit board (PCB), another integrated circuit die, or other applications, as examples, not shown. As one example, the packaged semiconductor device 136 may be placed onto an organic substrate or other external circuitry having a matching pad layout to the bumps 126, and the solder of the bumps 126 may be reflowed, completing the interconnect.
Embodiments of the present disclosure also include methods of forming the interposers 100. For example,
The methods of forming the interposers 100 in accordance with an embodiment may optionally also include coupling each fuse 120a and 120b to one of the plurality of through-vias 108a and 108b using at least one conductive line 160a, 160b, and 160c, at least one via 162a, 162b, 164a, and 164b, or a combination thereof disposed in the substrate 102, to be described further herein with reference to
Additional material layers may also be formed over the substrate 102 of the interposer 100 in accordance with other embodiments. For example,
An insulating material layer 122a is formed over the substrate 100 before holes are filled in the substrate 100 to form the through-vias 108a and 108b. Insulating material layer 122b includes a plurality of conductive lines 160a, 160b, and 160c with vias 162a and 162b disposed between each conductive line 160a, 160b, and 160c layer coupled to the conductive lines 160a, 160b, and 160c.
Conductive lines 160a may be formed in an M1 metallization layer, vias 162a may be formed in a V1 metallization layer, conductive lines 160b may be formed in an M2 metallization layer, vias 162b may be formed in a V2 metallization layer, and conductive lines 160c may be formed in an M3 metallization layer, for example. Alternatively, the conductive lines 160a, 160b, and 160c and vias 162a and 162b may be formed in other metallization layers of the interposer 100. Vias 164a and 164b are formed beneath connecting regions 116a and 116b of the conductive segments 114a and 114b, respectively, within insulating material layer 122c. An under-ball metallization (UBM) structure 166 may be formed over the conductive segments 114a and 114b and insulating material layer 122c. The UBM 166 includes conductive lines 168 comprising a metal formed within and over portions of insulating material layer 122d. The UBM 166 is optional and facilitates the formation of the bumps 124a and 124b.
The insulating material layers 122a, 122b, 122c, and 122d may comprise silicon dioxide, undoped silicon glass (USG) oxide, or other insulators, and the conductive lines 160a, 160b, 160c, and 168 and vias 162a, and 162b may comprise copper, copper alloys, or other conductors, as examples. Vias 164a and 164b and conductive segments 114a and 114b may comprise aluminum, an aluminum alloy, or other metals, as examples. Optional etch stop layers, not shown, may be formed between each insulating material layer 122a, 122b, 122c, and 122d. The etch stop layers may comprise SiC, SiN, or other insulating materials.
Note that the plurality of bumps 124a, 124b, and 124c described herein may be coupled to different electrical connections of an integrated circuit die 130, or alternatively, the plurality of bumps 124a, 124b, and 124c may be coupled to the same electrical connection of the integrated circuit die 130, providing redundant connections for a single bump 126, in accordance with some embodiments.
Referring next to
For example,
Embodiments of the present disclosure include interposers 100, methods of forming the interposers 100 described herein, and also packaged semiconductor devices 136 including the interposers 100.
Advantages of embodiments of the disclosure include providing novel interposers 100. The fuses 120a, 120b, and 120c are easily implementable in manufacturing process flows for the interposers 100. The fuses 120a, 120b, or 120c may be blown or programmed either before, or after, packaging a semiconductor device. The fuses 120a, 120b, or 120c are easily programmable using a laser or other high energy pulse, for example. The fuses 120a, 120b, and 120c are multi-purpose and provide multiple current paths for the interposers 100.
The ability to blow the fuses 120a, 120b, or 120c allows an increase in the manufacturing yields and packaging yields for the interposers 100 quickly and effectively without additional costs. Non-functioning or unwanted portions of the interposer 100 and/or the integrated circuit die 130 packaged using the interposer 100 may be disconnected by programming or blowing the fuses 120a, 120b, or 120c. The fuses 120a,120b, or 120c may be programmed and used for circuit repair to replace failing or failed circuits with spare, redundant circuits or wiring that are formed elsewhere over the substrate 102 or on the die 130, not shown in the drawings. The fuses 120a, 120b, or 120c may also be programmed to increase the number of usable portions of the interposers 100, as examples. Advantageously, only one of the plurality of fuses 120a, 120b, or 120c, two or more fuses 120a, 120b, or 120c, or all of the fuses 120a, 120b, or 120c coupled to the bump 126 by through-vias 108a, 108b, and/or 108c, respectively, may be programmed or blown, allowing a great deal of flexibility to IC designers and end users.
The interposers 100 described herein may be used to package 3DICs and other types of semiconductor packages. The interposers 100 may be used for through-interposer stacking (TIS) and may advantageously utilize bumps 126 comprising C4 bumps and bumps 124a, 124b, and 124c comprising micro-bumps in some embodiments, as other examples. Multiple through-vias 108a, 108b, and 108c and fuses 120a, 120b, and 120c may be coupled to single bumps 126 in particular targeted weak areas of a design in order to resolve packaging yield issues, in some applications.
In accordance with one embodiment of the present disclosure, an interposer includes a substrate, a contact pad disposed on the substrate, and a first through-via in the substrate coupled to the contact pad. A first fuse is coupled to the first through-via. A second through-via in the substrate is coupled to the contact pad, and a second fuse is coupled to the second through-via.
In accordance with another embodiment, an interposer for packaging a semiconductor device includes a substrate comprising a first side and a second side opposite the first side. A plurality of through-vias is disposed in the substrate proximate the first side, and an interconnect structure is disposed in the substrate proximate the second side. The interconnect structure includes a plurality of fuses. A contact pad is coupled to at least two of the plurality of through-vias proximate the first side. Each of the at least two of the plurality of through-vias is coupled to one of the plurality of fuses, and a bump is coupled to the contact pad.
In accordance with yet another embodiment, a method of manufacturing an interposer for packaging a semiconductor device includes providing a substrate, and forming a plurality of through-vias in the substrate. A redistribution layer (RDL) is formed over the substrate, the RDL including a plurality of fuses formed therein, each fuse being coupled to one of the plurality of through-vias. The method includes coupling a contact pad to at least two of the plurality of through-vias coupled to the fuses. A first bump is coupled to the contact pad, and a second bump is coupled to each of the plurality of fuses.
Although embodiments of the present disclosure and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims. For example, it will be readily understood by those skilled in the art that many of the features, functions, processes, and materials described herein may be varied while remaining within the scope of the present disclosure. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Number | Name | Date | Kind |
---|---|---|---|
5391917 | Gilmour et al. | Feb 1995 | A |
5510298 | Redwine | Apr 1996 | A |
5767001 | Bertagnolli et al. | Jun 1998 | A |
5998292 | Black et al. | Dec 1999 | A |
6033939 | Agarwala et al. | Mar 2000 | A |
6184060 | Siniaguine | Feb 2001 | B1 |
6322903 | Siniaguine et al. | Nov 2001 | B1 |
6448168 | Rao et al. | Sep 2002 | B1 |
6465892 | Suga | Oct 2002 | B1 |
6472293 | Suga | Oct 2002 | B1 |
6538333 | Kong | Mar 2003 | B2 |
6599778 | Pogge et al. | Jul 2003 | B2 |
6639303 | Siniaguine | Oct 2003 | B2 |
6664129 | Siniaguine | Dec 2003 | B2 |
6693361 | Siniaguine et al. | Feb 2004 | B1 |
6740582 | Siniaguine | May 2004 | B2 |
6800930 | Jackson et al. | Oct 2004 | B2 |
6841883 | Farnworth et al. | Jan 2005 | B1 |
6882030 | Siniaguine | Apr 2005 | B2 |
6924551 | Rumer et al. | Aug 2005 | B2 |
6962867 | Jackson et al. | Nov 2005 | B2 |
6962872 | Chudzik et al. | Nov 2005 | B2 |
7030481 | Chudzik et al. | Apr 2006 | B2 |
7049170 | Savastiouk et al. | May 2006 | B2 |
7060601 | Savastiouk et al. | Jun 2006 | B2 |
7071546 | Fey et al. | Jul 2006 | B2 |
7111149 | Eilert | Sep 2006 | B2 |
7122912 | Matsui | Oct 2006 | B2 |
7157787 | Kim et al. | Jan 2007 | B2 |
7193308 | Matsui | Mar 2007 | B2 |
7262495 | Chen et al. | Aug 2007 | B2 |
7297574 | Thomas et al. | Nov 2007 | B2 |
7335972 | Chanchani | Feb 2008 | B2 |
7355273 | Jackson et al. | Apr 2008 | B2 |
20020105092 | Coyle | Aug 2002 | A1 |
20080182361 | Horton et al. | Jul 2008 | A1 |
20120267751 | Haba et al. | Oct 2012 | A1 |
Number | Date | Country | |
---|---|---|---|
20130113070 A1 | May 2013 | US |