The present disclosure relates generally to the field of semiconductor packaging. More particularly, the present disclosure relates to a leadframe package with a metal interposer.
The handheld consumer market is aggressive in the miniaturization of electronic products. Driven primarily by the cellular phone and digital assistant markets, manufacturers of these devices are challenged by ever shrinking formats and the demand for more PC-like functionality. Additional functionality can only be achieved with higher performing logic IC's accompanied by increased memory capability. This challenge, combined together in a smaller PC board format, asserts pressure on surface mount component manufactures to design their products to command the smallest area possible.
Many of the components used extensively in today's handheld market are beginning to migrate from traditional leaded frame designs to non-leaded formats. The primary driver for handheld manufacturers is the saved PC board space created by these components' smaller mounting areas. In addition, most components also have reductions in weight and height, as well as an improved electrical performance. As critical chip scale packages are converted to non-leaded designs, the additional space saved can be allocated to new components for added device functionality. Since non-leaded designs can use many existing leadframe processes, costs to convert a production line can be minimized.
The leadframe package 1 requires multiple bond wires for bonding with multiple pins with same function, which inevitably increase the package cost and customer PCB area. It is desirable to provide a leadframe with reduced pin count along the four sides of the leadframe package without affecting the functionality of the device.
One object of the present invention is to provide an improved leadframe package having a metal interposer in order to solve the above-mentioned problems or shortcomings.
One aspect of the invention provides a semiconductor package including a leadframe comprising a die pad and a plurality of pins disposed around the die pad, a metal interposer attached to a top surface of the die pad, and a semiconductor die attached to a top surface of the metal interposer. A plurality of bond wires with same function is bonded to the metal interposer.
According to some embodiments, the metal interposer is attached to the top surface of the die pad with a first nonconductive adhesive film, and wherein the semiconductor die is attached to the top surface of the metal interposer with a second nonconductive adhesive film.
According to some embodiments, the first nonconductive adhesive film and the second nonconductive adhesive film comprise epoxy or polyimide.
According to some embodiments, the metal interposer is a monolithic and continuous metal sheet.
According to some embodiments, a connection bond wire is disposed to electrically connect the metal interposed with a signal pin that provides the plurality of bond wires with same functional signal.
According to some embodiments, the same functional signal provided by the signal pin comprises digital power.
According to some embodiments, the metal interposer, the semiconductor die and the plurality of bond wires with same function are encapsulated by a molding compound.
According to some embodiments, the die pad, the metal interposer and the semiconductor die are stacked in layers so as to form a pyramidal stack structure.
According to some embodiments, the metal interposer has a surface area that is smaller than that of the die pad such that a peripheral region of the die pad is spared for ground bond wires.
According to some embodiments, at least one opening penetrates through the metal interposer and the first nonconductive adhesive film, and at least one shorter ground bond wire is bonded to the die pad through the opening.
According to some embodiments, the metal interposer is a multi-piece metal interposer comprising physically separated sub-interposers that provides different function signals.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
The accompanying drawings are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings:
In the following detailed description of embodiments of the invention, reference is made to the accompanying drawings, which form a part hereof, and in which is shown by way of illustration specific preferred embodiments in which the disclosure may be practiced.
These embodiments are described in sufficient detail to enable those skilled in the art to practice them, and it is to be understood that other embodiments may be utilized and that mechanical, chemical, electrical, and procedural changes may be made without departing from the spirit and scope of the present disclosure. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of embodiments of the present invention is defined only by the appended claims.
It will be understood that when an element or layer is referred to as being “on”, “connected to” or “coupled to” another element or layer, it can be directly on, connected or coupled to the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to” or “directly coupled to” another element or layer, there are no intervening elements or layers present. Like numbers refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
Please refer to
According to an embodiment, a metal interposed IP that may be consisted of a monolithic and continuous metal sheet such as a monolithic copper or aluminum sheet or film is interposed between the die pad P and the semiconductor die D. According to an embodiment, the metal interposed IP may be adhered to the top surface of the die pad P by using a nonconductive adhesive film AF1 such as epoxy, polyimide, or any suitable die attach films. According to an embodiment, the semiconductor die D may be adhered to the top surface of the metal interposed IP by using a nonconductive adhesive film AF2 such as epoxy, polyimide, or any suitable die attach films.
According to an embodiment, for example, the plurality of pins or leads OL such as a total of 48 pins may be provided along the four sides S1-S4. The four rows of pins or leads OL may be separated by four tie bars TB disposed respectively at four corners of the leadframe package 2. According to an embodiment, the 48 pins may be coplanar with the die pad P with their bottom surfaces exposed from the bottom surface of the molding compound M. On the active surface of the semiconductor die D, a plurality of input/output (I/O) pads such as six pads BP6, BP15, BP22, BP31, BP41, and BP45, which are used to bonded to respective pins such as pin No. 6, pin No. 15, pin No. 22, pin No. 31, pin No. 41, and pin No. 45 having the same function such as digital power on four sides S1-S4, are bonded to the metal interposed IP through shorter bond wires WS6, WS15, WS22, WS31, WS41, and WS45.
A connection bond wire WSC is provided to electrically connect the metal interposed IP with the exemplary pin No. 31 that provides the six pads BP6, BP15, BP22, BP31, BP41, and BP45 with same functional signal such as digital power. The die pad P, the metal interposer IP and the semiconductor die D are stacked in layers so as to form a pyramidal stack structure. It is noteworthy that the metal interposer IP has a surface area that is smaller than that of the die pad P such that a peripheral region of the die pad P can be spared and used to bond the ground bond wires WSG.
According to an embodiment, the exemplary five pins including pin No. 6, pin No. 15, pin No. 22, pin No. 41, and pin No. 45 may be spared or canceled to reduce total pin count and the dimension of the leadframe package. According to another embodiment, the spared five pins including pin No. 6, pin No. 15, pin No. 22, pin No. 41, and pin No. 45 may be designated for extra function signals.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
This application claims the benefit of U.S. Provisional Application No. 63/273,169, filed on Oct. 29, 2021. The content of the application is incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
63273169 | Oct 2021 | US |