Many present-day flash memory arrays have memory cells that are erasable, so that in addition to storing data for read operations, erase operations can be performed on flash memory arrays so that old data may be overwritten with new data. An erase operation involves driving sufficient source-drain current through the memory cells. Accordingly, it may be desirable to reduce unwanted IR voltage drops and to provide sufficiently uniform source-drain current distribution throughout the memory array when performing an erase operation.
In accordance with a first set of embodiments, a memory comprises: a substrate; a dielectric region formed on the substrate; a source-contacted layer formed in the dielectric region; a first source diffusion formed in the substrate; a first drain diffusion formed in the substrate; a first floating gate formed in the dielectric region; a first control gate formed in the dielectric region; a first erase gate formed in the dielectric region; and a first source diffusion via electrically coupling the first source diffusion to the source-contacted layer.
In accordance with the first set of embodiments, the memory further comprises: a second source diffusion formed in the substrate; a second floating gate formed in the dielectric region; a second control gate formed in the dielectric region; a second erase gate formed in the dielectric region; and a second source diffusion via electrically coupling the second source diffusion to the source-contacted layer.
In accordance with the first set of embodiments, the memory further comprises a bitline electrically coupled to the first drain diffusion.
In accordance with the first set of embodiments, the memory further comprises: a drain-contacted layer formed in the dielectric region; a first drain diffusion via electrically coupling the first drain diffusion to the drain-contacted layer; and a first bitline via electrically coupling the bitline to the drain-contacted layer.
In accordance with the first set of embodiments, the memory further comprises: a second drain diffusion formed in the substrate; a third floating gate formed in the dielectric region; a third control gate formed in the dielectric region; a third erase gate formed in the dielectric region; and a bitline electrically coupled to the first and second drain diffusions.
In accordance with the first set of embodiments, the memory further comprises: a drain-contacted layer formed in the dielectric region; a first drain diffusion via electrically coupling the first drain diffusion to the drain-contacted layer; a first bitline via electrically coupling the bitline to the drain-contacted layer; and a second drain diffusion via electrically coupling the second drain diffusion to the drain-contacted layer.
In accordance with the first set of embodiments, the memory further comprises: a second drain diffusion formed in the substrate; a third floating gate formed in the dielectric region; a third control gate formed in the dielectric region; and a third erase gate formed in the dielectric region.
In accordance with the first set of embodiments, the memory further comprises a bitline electrically coupled to the first and second drain diffusions.
In accordance with the first set of embodiments, the memory further comprises: a drain-contacted layer formed in the dielectric region; a first drain diffusion via electrically coupling the first drain diffusion to the drain-contacted layer; a first bitline via electrically coupling the bitline to the drain-contacted layer; and a second drain diffusion via electrically coupling the second drain diffusion to the drain-contacted layer.
In accordance with the first set of embodiments, in the memory, the first source diffusion and first drain diffusion are n-doped regions of the substrate.
In accordance with the first set of embodiments, in the memory, the dielectric region comprises an oxide layer.
In accordance with the first set of embodiments, the memory further comprises a wordline gate formed in the dielectric region.
In accordance with a second set of embodiments, a method comprises: implanting dopants in a substrate to form source diffusions and drain diffusions in the substrate; forming erase gates, wherein corresponding to each source diffusion are two erase gates; forming vias to the source diffusions and to the drain diffusions; forming a conductive layer in contact with the vias; and etching the conductive layer to form a source-contacted layer in contact with the vias to the source diffusions, and to form a drain-contacted layer in contact with the vias to the drain diffusions.
In accordance with the second set of embodiments, the method further comprises: forming a first dielectric layer on the substrate; forming a first conductive layer on the first dielectric layer; forming a second dielectric layer over the first conductive layer; forming a second conductive layer over the second dielectric layer; etching the second and first conductive layers and the first and second dielectric layers to form control gates and floating gates; implanting dopants in the substrate to form the source diffusions in the substrate; forming a third dielectric layer over the source diffusions; depositing a third conductive layer over the third dielectric layer; and etching the third conductive layer and the third dielectric layer to form the erase gates and wordline gates.
In accordance with the second set of embodiments, the method further comprises: forming bitline vias to contact the drain-contacted layer; and forming bitlines to contact the bitline vias.
In accordance with a third set of embodiments, a memory comprises: a substrate; a row of source diffusions formed in the substrate; a first row of drain diffusions formed in the substrate in one-to-one correspondence with the row of source diffusions; a first row of erase gates in two-to-one correspondence with the row of source diffusions; a second row of drain diffusions formed in the substrate in one-to-one correspondence with the row of source diffusions; a second row of erase gates in two-to-one correspondence with the row of source diffusions; and a source-contacted layer electrically coupled to the row of source diffusions.
In accordance with the third set of embodiments, in the memory, the row of source diffusions, the first row of drain diffusions, and the second row of drain diffusions have a uniform pitch.
In accordance with the third set of embodiments, the memory further comprises a first plurality of vias electrically coupling the row of source diffusions to the source-contacted layer.
In accordance with the third set of embodiments, the memory further comprises: a drain-contacted layer; and a second plurality of vias electrically coupling the first and second rows of drain diffusions to the drain-contacted layer.
In the drawings:
In accordance with the disclosed embodiments, a system comprises memory cells configured into a flash memory array. It is pedagogically useful to first consider conventional memory cells and memory arrays as illustrated in
A bitline 124 is electrically coupled to the drain diffusions 106 and 108 by way of vias 126 and 128, respectively. A coordinate system 130 has its x-axis and y-axis in the page of the drawing for
For ease of illustration,
As is well known, the charge stored on a floating gate determines the state of the corresponding memory cell, where the threshold voltage to turn ON the memory cell depends upon the charge stored on the floating gate, as well as other structural parameters. For example, consider the memory cell defined by the source diffusion 104, the drain diffusion 106, and the gates 110, 112, 114, and 116. During a read operation, the control gate 112 is biased at a voltage in between a low value and a high value, where the low value is the minimum value of the threshold voltage sufficient to turn ON the memory cell when the floating gate 110 does not store charge (excess electrons), and the high value is the minimum value of the threshold voltage sufficient to turn ON the memory cell when the floating gate 110 stores charge. A memory cell is turned ON when there is a source-drain current. A typical value for a bias voltage for the control gate 112 is about 1.8V.
During a read operation, the erase gate 116 is grounded (substrate voltage) or floated, and the wordline gate 114 is biased at a sufficiently high voltage (as an example, around 1.2V) so that the effective pass transistor comprising the drain diffusion 106 and the wordline gate 114 is turned ON. Biasing the wordline gate 114 selects the corresponding memory cell for a read operation. A sense amplifier (not shown) is coupled to the bitline 124 to sense a source-drain current, depending upon the state of the memory cell.
If the state of the memory cell is such that the floating gate 110 stores charge (a “0” bit is stored), then biasing the control gate 112 at the bias value is not sufficient to turn ON the memory cell, in which case a sense amplifier coupled to the bitline 124 does not sense a source-drain current. If the state of the memory cell is such that the floating gate 110 does not store charge (a “1” bit is stored), then biasing the control gate 112 at the bias value is sufficient to turn ON the memory cell, in which case a sense amplifier coupled to the bitline 124 will sense a source-drain current.
The method of source-side-injection may be used to program the memory cell. For example, to inject charge into the floating gate 110 so that the memory cell stores a “0” bit, the source diffusion 104 is biased sufficiently high (an example being between 4.5 V to 5.0V), the wordline gate 114 is biased at an intermediate value (an example being about 0.8V), the bitline 124 is brought LOW (grounded or at the substrate voltage), and the erase gate 116 is electrically coupled to the control gate 112 so that they are at the same potential.
To erase the memory cell, the erase gate 116 is biased to a sufficiently high voltage (for example, about 14V). The other gates (i.e., the gates 110, 112, and 114), the drain diffusion 106, and the source diffusion 104 are all grounded. With the erase gate 116 shared by the two memory cells depicted in
A common source 202 is illustrated in
The bitline 124 of
A contact 106′ in
Only four pairs of memory cells are represented in
There are several problems associated with the memory array of
An embodiment memory array includes memory cells where each memory cell has its own erase gate proximal to a shared source diffusion, and where metal layers are formed to electrically couple multiple source diffusions. Accordingly, diffusions in the active region of an embodiment are not needed to couple together the source diffusions, and such embodiments are expected to achieve a more uniform source-drain current without the voltage drop of a common source based on diffusion in the active region. Without requiring strap cells for electrically coupling a common source to ground, where the common source is based on diffusion in the active region, a more uniform pitch in the layout is expected. Uniformity in pitch simplifies mask manufacture and chip fabrication. Furthermore, in an embodiment where each memory cell has its own erase gate, an erase operation may be performed on individual rows of memory cells.
Formed in a substrate 302 are a first source diffusion 304, a second source diffusion 306, and a first drain diffusion 308. The first source diffusion 304, the first drain diffusion 308, a wordline gate 310, a first floating gate 312, a first control gate 314, and a first erase gate 316 together form part of a first memory cell. The functions of the wordline gate 310, the first floating gate 312, the first control gate 314, and the first erase gate 316 are similar to that of their corresponding counterparts in the memory cell illustrated in
As discussed with respect to
A metal layer is formed above these vias and patterned to provide interconnections. The patterning defines a source-contacted layer 336 to provide an electrical interconnect among the first source diffusion 304 and the second source diffusion 306 by way of the first source diffusion via 330 and the second source diffusion via 332, respectively. The patterning also defines a drain-contacted layer 338 to provide an electrical coupling to the first drain diffusion 308 by way of the first drain diffusion via 334. A first bitline via 340 is formed to provide electrical coupling to the drain-contacted layer 338 and a bitline 342. In this way, the bitline 342 is electrically coupled to the first drain diffusion 308.
In the particular embodiment of
The relationships among the various gates and diffusions illustrated in
In
Referring to
A dashed rectangle 504 in
A metal layer 506 provides electrical coupling to the erase gates in a row of memory cells, and may be referred to as an erase line 506. The erase line 506 can be identified as being electrically coupled to the second erase gate 324 of
A contact 344′ denotes the electrical coupling of the bitline 342 to the second drain diffusion 344 of
A dashed rectangle 518 in
For ease of illustration,
A dashed rectangle 520 represents a memory cell of the same type discussed with respect to
The memory cells 504 and 520 are considered to belong to a row of memory cells. Each memory cell in this row shares the erase line 506, the control line 508, and the wordline 510, and each memory cell in this row has its respective source diffusions electrically coupled to the source line 502. The memory cells 504 and 520 are contiguous memory cells in the sense that there is no memory cell disposed between them.
In the same way that the bitlines of the layout illustrated in
A controller 522 provides signals, labeled WL, Cntrl, and Erase in
Each memory cell in a memory array according to an embodiment includes a unique erase gate, where an erase gate is unique in the sense that it is not shared by two or more memory cells. For a memory array according to an embodiment, there is a one-to-one correspondence between a plurality of erase gates and the plurality of memory cells making up the memory array. However, two memory cells share the same source diffusion, so that there are two erase gates for each source diffusion. That is, the plurality of erase gates is in a two-to-one correspondence with a plurality of source diffusions. Because of the one-to-one correspondence of erase gates to memory cells where each memory cell has its own erase gate, the controller 522 can control each erase line individually to erase only one row of memory cells at a time. Note that there is also a one-to-one correspondence between a plurality of drain diffusions and a plurality of source diffusions in the memory array, because each memory cell includes one source diffusion and one drain diffusion.
With a metal layer (e.g., the source line 502) electrically coupling together the source diffusions in a row of memory cells, the IR voltage drops of conventional split-gate flash memory arrays are mitigated without requiring a substantial number of strap cells to connect the source diffusions to ground (or substrate). The use of a metal layer to electrically couple the source diffusions also improves source-drain current uniformity.
Furthermore, there can be more uniformity in pitch of the memory array layout when compared to designs that rely on many strap cells to connect the source diffusions to ground. Referring to
Electrically coupling the source diffusions by way of a metal layer, and utilizing a separate erase gate for each memory cell, may lead to slightly larger pitch for the memory cells when compared to the configuration of
Some of the process steps involved in fabricating embodiments may be described as follows. An STI provides isolation between the columns of memory cells (e.g., the memory cells in the columns of
With the control and floating gates defined, patterning and implantation are performed to form the source diffusions in the substrate. An oxide layer is formed over the source diffusions. A polysilicon layer is deposited, followed by a CMP, etchback, patterning, and etching to form the erase gates and wordline gates. Spacer layers are formed on the sides of the erase gates and wordline gates.
Patterning and etching are performed to define the drain regions between the wordline gates. Dopants are implanted to form the drain diffusions, which may be LDD (Lightly-Doped-Drains). Silicide is formed on the erase gates and wordline gates. Vias are formed to make electrical contact to the source diffusions and to the drain diffusions.
A metal layer is formed over the vias, and patterned to form a first metal layer and a second metal layer. The first metal layer is in contact with the vias to the source diffusions, and the second metal layer is in contact with the vias to the drain diffusions. The first metal layer comprises the source lines, for example the source line 502 of
In step 614 an oxide layer is formed over the source diffusions, and in step 616 polysilicon is deposited to form the layer from which the erase gates and wordline gates are fabricated, referred to as an erase gate and wordline gate layer. In step 618 the erase gate and wordline gate layer are etched to define the erase gates that are proximal to the source diffusions, and to define the wordline gates that are proximal to the control gates and floating gates. In step 620, dopants are implanted in the openings between the wordline gates to form the drain diffusions in the substrate.
In step 622, vias are formed to contact the source diffusions and the drain diffusions. The vias contacting the source diffusions may be referred to as source diffusion vias, and the vias contacting the drain diffusions as drain diffusion vias. In step 624, a metal layer is formed to contact the source diffusion vias and the drain diffusion vias, and in step 626 this metal layer is patterned and etched to form a first metal layer connected to the source diffusion vias, and a second metal layer connected to the drain diffusion vias. The first metal layer may be referred to as a source-contacted layer, and the second metal layer may be referred to as a drain-contacted layer.
In step 628 vias are formed to contact the drain-contacted layer. These vias may be referred to as bitline vias. In step 630, bitlines are formed to contact the bitline vias. These bitlines are connected to the bitline vias to form the columns as discussed with respect to
In the above descriptions, reference has been made to various oxide layers that are grown or deposited onto other layers or a substrate. More generally, other types of dielectric layers may be used for such oxide layers, although for convenience such layers are often referred to as simply oxide layers. The dielectric region 343 comprises several such oxide layers built up for multiple process steps, so that the various gates and metal layers are formed in the dielectric region 343. Furthermore, reference has been made to polysilicon layers or metal layers, although more generally other kinds of conductive layers may be utilized. Accordingly, a recitation directed to an oxide layer may be replaced with a recitation directed to a dielectric layer, and a recitation directed to a polysilicon layer or a metal layer may be replaced with a recitation directed to a conductive layer.
In this disclosure, the term “couple” or “couples” is intended to mean either an indirect or direct wired or wireless connection. Thus, if a first device is coupled to a second device, that connection may be through a direct connection or through an indirect connection via other devices and connections. The above discussion is meant to be illustrative of the principles and various embodiments of the present disclosure. Numerous variations and modifications will become apparent to those skilled in the art once the above disclosure is fully appreciated. It is intended that the following claims be interpreted to embrace all such variations and modifications.