Method for fabricating a semiconductor device

Information

  • Patent Grant
  • 10510884
  • Patent Number
    10,510,884
  • Date Filed
    Tuesday, August 7, 2018
    5 years ago
  • Date Issued
    Tuesday, December 17, 2019
    4 years ago
Abstract
A method for fabricating a semiconductor device is disclosed. A dummy gate is formed on a semiconductor substrate. The dummy gate has a first sidewall and a second sidewall opposite to the first sidewall. A low-k dielectric layer is formed on the first sidewall of the dummy gate and the semiconductor substrate. A spacer material layer is deposited on the low-k dielectric layer, the second sidewall of the dummy gate, and the semiconductor substrate. The spacer material layer and the low-k dielectric layer are etched to form a first spacer structure on the first sidewall and a second spacer structure on the second sidewall. A drain doping region is formed in the semiconductor substrate adjacent to the first spacer structure. A source doping region is formed in the semiconductor substrate adjacent to the second spacer structure.
Description
BACKGROUND OF THE INVENTION
1. Field of the Invention

The embodiments of the invention generally relate to a semiconductor device and a method for fabricating the same. More particularly, the embodiments of the invention relate to a method for fabricating a semiconductor FinFET device having a low-k dielectric layer incorporated into the spacer structure on the drain side of the semiconductor FinFET device.


2. Description of the Prior Art

Fin field effect transistors (FinFETs) are non-planar, multi-gate transistors having “fins” that perpendicularly extend from the gate and form the source and the drain of the transistor. Multiple FinFETs may be coupled to one another to provide an integrated circuit device. A conductive layer may be formed over the fins to provide a local interconnect between adjacent FinFETs.


The use of local interconnects enables a higher packing density and reduced RSD. However, the formation of the slot contact of the local interconnects increases the parasitic fringe capacitance (Cof), which significantly degrades the circuit speed. Therefore, there is a need in this industry to provide an improved semiconductor device that is able to suppress capacitive coupling between the gate and the slot contact.


SUMMARY OF THE INVENTION

In one aspect, the present invention provides a semiconductor device including a semiconductor substrate, a gate on the semiconductor substrate, a drain doping region in the semiconductor substrate on a first side of the gate, a source doping region in the semiconductor substrate on a second side of the gate, a first spacer structure on a first sidewall of the gate between the gate and the drain doping region, and a second spacer structure on a second sidewall of the gate between the gate and the source doping region. The first spacer structure is composed of a low-k dielectric layer on the first sidewall of the gate and a first spacer material layer on the low-k dielectric layer. The second spacer structure is composed of a second spacer material layer on the second sidewall of the gate. The low-k dielectric layer has a dielectric constant that is smaller than that of the first spacer material layer or the second spacer material layer.


In another aspect, a method for fabricating a semiconductor device is disclosed. A semiconductor substrate is provided. A dummy gate is formed on the semiconductor substrate. The dummy gate has a first sidewall and a second sidewall opposite to the first sidewall. A low-k dielectric layer is formed on the first sidewall of the dummy gate and the semiconductor substrate. A spacer material layer is deposited on the low-k dielectric layer, the second sidewall of the dummy gate, and the semiconductor substrate. The spacer material layer and the low-k dielectric layer are etched to form a first spacer structure on the first sidewall and a second spacer structure on the second sidewall. A drain doping region is formed in the semiconductor substrate adjacent to the first spacer structure. A source doping region is formed in the semiconductor substrate adjacent to the second spacer structure.


These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.





BRIEF DESCRIPTION OF THE DRAWINGS

The accompanying drawings are included to provide a further understanding of the embodiments, and are incorporated in and constitute a part of this specification. The drawings illustrate some of the embodiments and, together with the description, serve to explain their principles. In the drawings:



FIG. 1 to FIG. 10 are schematic, cross-sectional diagrams showing an exemplary method for fabricating a semiconductor FinFET device according to one embodiment of the invention; and



FIG. 11 is a schematic, perspective view showing a fin structure and a gate structure according to one embodiment of the invention.





DETAILED DESCRIPTION

In the following detailed description of the disclosure, reference is made to the accompanying drawings, which form a part hereof, and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and structural changes may be made without departing from the scope of the present disclosure.


The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, along with the full scope of equivalents to which such claims are entitled.


One or more implementations of the present invention will now be described with reference to the attached drawings, wherein like reference numerals are used to refer to like elements throughout, and wherein the illustrated structures are not necessarily drawn to scale.


Please refer to FIG. 1 to FIG. 11. FIG. 1 to FIG. 10 are schematic, cross-sectional diagrams showing an exemplary method for fabricating a semiconductor FinFET device according to one embodiment of the invention. FIG. 11 is a schematic, perspective view showing a fin structure and a gate structure according to one embodiment of the invention.


As shown in FIG. 1 and FIG. 11, a semiconductor substrate 100 is provided. The semiconductor substrate 100 may comprise single crystalline silicon, SiGe, silicon-on-insulator (SOI), or epitaxial silicon, but is not limited thereto. According to one embodiment of the invention, the semiconductor substrate 100 may comprise a fin structure 100a that protrudes from a top surface of the surrounding shallow trench isolation (STI) region 110, as can be seen in FIG. 11.


A gate structure 10 may be formed on the semiconductor substrate 100. The gate structure 10 may extend across the fin structure 100a. According to one embodiment of the invention, the gate structure 10 may comprise a polysilicon layer 110 and a hard mask 112 such as silicon nitride capping the polysilicon layer 110.


It is understood that the gate structure 10 may comprise other materials or layers in other embodiments. According to one embodiment of the invention, the gate structure 10 is a dummy gate and will be replaced with a metal gate in a later stage.


According to one embodiment of the invention, the gate structure 10 may have a top surface 10a and two opposite sidewalls 10b and 10c. According to one embodiment of the invention, the sidewall 10b is on the drain side (Drain) of the gate structure 10 and the sidewall 10c is on the source side (Source) of the gate structure 10.


Subsequently, a seal layer 120 is conformally deposited on the top surface 10a and two opposite sidewalls 10b and 10c of the gate structure 10 and on the semiconductor substrate 100. According to one embodiment of the invention, the seal layer 120 may comprise silicon nitride or silicon oxide, but is not limited thereto.


According to one embodiment of the invention, the seal layer 120 may have a thickness ranging between 10 and 50 angstroms, for example, 30 angstroms. According to one embodiment of the invention, the seal layer 120 may be deposited by using chemical vapor deposition (CVD) or atomic layer deposition (ALD) methods, but is not limited thereto.


As shown in FIG. 2, an ion implantation process 200 is performed to implant N-type or P-type dopants into the semiconductor substrate 100. Thereafter, an anneal process such as a rapid thermal process (RTP) is performed to thereby form a first lightly doped drain (LDD) region 101 on the drain side (Drain) of the gate structure 10 and a second LDD region 102 on the source side (Source) of the gate structure 10. The first LDD region 101 is adjacent to the sidewall 10b and the second LDD region 102 is adjacent to the sidewall 10c. The first and second LDD regions 101 and 102 may be N-type or P-type depending upon the types of the semiconductor FinFET device.


As shown in FIG. 3, a low-k dielectric layer 130 is conformally deposited on the gate structure 10 and on the semiconductor substrate 100. According to one embodiment of the invention, the low-k dielectric layer 130 is deposited on the seal layer 120 and is in direct contact with the seal layer 120.


According to one embodiment of the invention, the low-k dielectric layer 130 may have a dielectric constant that is smaller than or equal to 5.0. According to another embodiment of the invention, the low-k dielectric layer 130 may have a dielectric constant ranging between 0 and 4.0. According to still another embodiment of the invention, the low-k dielectric layer 130 may have a dielectric constant ranging between 0 and 3.0.


For example, the low-k dielectric layer 130 may comprise silicon oxycarbonitride (SiOCN), silicon carbide (SiC), or black diamond, but is not limited thereto. According to one embodiment of the invention, the low-k dielectric layer 130 may be deposited by using CVD or ALD methods, but is not limited thereto.


According to one embodiment of the invention, the low-k dielectric layer 130 may have a thickness ranging between 50 and 100 angstroms, for example, 70 angstroms. In another embodiment, the seal layer 120 may comprise low-k dielectric materials. In this case, the above-mentioned low-k dielectric layer 130 may be spared.


As shown in FIG. 4, a lithographic process and etching process are performed to partially remove the low-k dielectric layer 130 from the source side (Source) of the gate structure 10, while leaving the low-k dielectric layer 130 on the drain side (Drain) of the gate structure 10 intact. In a case that the seal layer 120 is a low-k dielectric layer (the low-k dielectric layer 130 is spared), the seal layer 120 is partially removed from the source side (Source) of the gate structure 10.


After removing the low-k dielectric layer 130 from the source side (Source) of the gate structure 10, the seal layer 120 on the sidewalls 10c of the gate structure 10 and on the second LDD region 102 is exposed. A portion of the seal layer 120 on the top surface 10a of the gate structure 10 may be exposed. The remaining low-k dielectric layer 130a is disposed only on the drain side (Drain) of the gate structure 10 and does not cover the sidewall 10c of the gate structure 10.


As shown in FIG. 5, a spacer material layer 140 is then deposited on the remaining low-k dielectric layer 130a, on the seal layer 120 on the sidewall 10c of the gate structure 10, and on the semiconductor substrate 100. The spacer material layer 140 conformally covers the remaining low-k dielectric layer 130a, the gate structure 10, and the semiconductor substrate 100. On the drain side (Drain) of the gate structure 10, the spacer material layer 140 is not in direct contact with the seal layer 120. On the source side (Source) of the gate structure 10, the spacer material layer 140 is in direct contact with the seal layer 120.


For example, the spacer material layer 140 may comprise silicon nitride or silicon carbonitride, but is not limited thereto. According to one embodiment of the invention, the spacer material layer 140 may be deposited by using CVD or ALD methods, but is not limited thereto. According to one embodiment of the invention, the spacer material layer 140 may have a thickness ranging between 50 and 100 angstroms, for example, 80 angstroms.


As shown in FIG. 6, subsequently, the spacer material layer 140 and the low-k dielectric layer 130a are etched in an anisotropic manner, thereby forming a first spacer structure 11 on the sidewall 10b and a second spacer structure 12 on the sidewall 10c of the gate structure 10. The first spacer structure 11 and the second spacer structure 12 have different film structure, thereby forming an asymmetric spacer configuration.


According to one embodiment of the invention, the first spacer structure 11 comprises a first seal layer 120a on the sidewall 10b of the gate structure 10, low-k dielectric layer 130a directly on the first seal layer 120a, and a first spacer material layer 140a directly on the low-k dielectric layer 130a. The second spacer structure 12 comprises a second seal layer 120b on the sidewall 10c of the gate structure 10 and a second spacer material layer 140b directly on the second seal layer 120b. The low-k dielectric layer 130a has a dielectric constant that is smaller than that of the first spacer material layer 140a or the second spacer material layer 140b.


According to one embodiment of the invention, after forming the first spacer structure 11 and the second spacer structure 12, the top surface of the hard mask 112 may be exposed. According to one embodiment of the invention, the etching process may continue to etch the semiconductor substrate 100 in a self-aligned manner, thereby forming a first recess 100b adjacent to the first spacer structure 11 and a second recess 100b adjacent to the second spacer structure 12.


It is noteworthy that since the first spacer structure 11 has a bottom thickness that is greater than that of the second spacer structure 12, the distance between an edge of the first recess 100b and the sidewall 10b is greater than the distance between an edge of the second recess 100c and the sidewall 10c. It is noteworthy that the first LDD region 101 that is situated directly under the first spacer structure 11 has a width that is greater than that of the second LDD region 102 that is situated directly under the second spacer structure 12 (w1>w2).


As shown in FIG. 7, an epitaxial growth process is then carried out to form a first epitaxial layer 103 in the first recess 100b and a second epitaxial layer 104 in the second recess 100c. According to one embodiment of the invention, the first epitaxial layer 103 and the second epitaxial layer 104 may comprise SiP, SiC, or SiGe, but is not limited thereto.


As shown in FIG. 8, after forming the first epitaxial layer 103 and the second epitaxial layer 104, an ion implantation process is carried out to form a drain doping region 105 in the semiconductor substrate 100 adjacent to the first spacer structure 11 and a source doping region 106 in the semiconductor substrate 100 adjacent to the second spacer structure 12.


According to one embodiment of the invention, the conductivity type of the drain doping region 105 and the source doping region 106 may be identical to the conductivity type of the first LDD region 101 and the second LDD region 102, but is not limited thereto. According to one embodiment of the invention, the drain doping region 105 and the source doping region 106 are typically heavily doped regions that have doping concentration greater than that of the first LDD region 101 and the second LDD region 102.


Subsequently, a contact etch stop layer (CESL) 150 is conformally deposited over the semiconductor substrate 100. The contact etch stop layer 150 covers the drain doping region 105, the source doping region 106, the first spacer material layer 140a, and the second spacer material layer 140b.


As shown in FIG. 9, an inter-layer dielectric (ILD) layer 160 is deposited on the contact etch stop layer 150. The ILD layer 160 may comprise silicon oxide, silicon nitride, the like, or a combination thereof. The ILD layer 160 may be formed by CVD, a high-density plasma (HDP), the like, or a combination thereof. The ILD layer 160 may be planarized to a top surface of the gate structure 10. For example, the ILD layer 160 may be planarized by using a CMP to remove an upper portion of the ILD layer 160. According to one embodiment of the invention, the ILD layer 160, the contact etch stop layer 150, the first spacer structure 11, and second spacer structure 12 are planarized, thereby exposing the gate structure 10.


The hard mask 112 and the polysilicon layer 110 are removed to form a gate trench. A metal gate 310 may be formed within the gate trench by using conventional replacement metal gate (RMG) processes. Optionally, a hard mask 312 may be formed within the gate trench on the metal gate 310. A semiconductor FinFET device 1 is completed.


As shown in FIG. 10, an inter-layer dielectric (ILD) layer 170 is deposited on the ILD layer 160 and the semiconductor FinFET device 1. A first slot contact 41 is formed in the ILD layer 170 and the ILD layer 160 to electrically couple to the drain doping region 105. A second slot contact 42 is formed in the ILD layer 170 and the ILD layer 160 to electrically couple to the source doping region 106.


The present invention is advantageous over the prior art because the semiconductor FinFET device 1 comprises a low-k dielectric layer 130a incorporated into the first spacer structure 11 on the drain side of the semiconductor FinFET device 1. The low-k dielectric layer 130a is interposed between the first spacer material layer 140a and the metal gate 310. The low-k dielectric layer 130a have low dielectric constant (k≤5.0) and is able to suppress the parasitic fringe capacitance (Cof), thereby improving the device performance.


Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.

Claims
  • 1. A method for fabricating a semiconductor device, comprising: providing a semiconductor substrate;forming a dummy gate on the semiconductor substrate, wherein the dummy gate has a first sidewall and a second sidewall opposite to the first sidewall;forming a low-k dielectric layer on the first sidewall and the second sidewall of the dummy gate and the semiconductor substrate, wherein the dielectric constant of the low-k dielectric layer is smaller than or equal to 5, and wherein the low-k dielectric layer comprises silicon carbide (SiC) or black diamond;partially etching the low-k dielectric layer on the second sidewall but not the first sidewall of the dummy gate, and partially etching the low-k dielectric layer on top of the dummy gate, so that the low-k dielectric layer is remained on the first sidewall, but not on the second sidewall of the dummy gate, and remained partially on top of the dummy gate;depositing a spacer material layer on the low-k dielectric layer, the second sidewall of the dummy gate, and the semiconductor substrate;etching the spacer material layer and the low-k dielectric layer to form a first spacer structure on the first sidewall and a second spacer structure on the second sidewall, wherein the first spacer structure has a bottom thickness that is greater than that of the second spacer structure, and the first spacer structure has a first spacer material layer and the low-k dielectric layer, but the second spacer structure has a second spacer material layer but does not have the low-k dielectric layer;etching the semiconductor substrate to form a first recess adjacent to the first spacer structure and a second recess adjacent to the second spacer structure;forming a first epitaxial layer in the first recess and a second epitaxial layer in the second recess;forming a drain doping region in the semiconductor substrate adjacent to the first spacer structure and a source doping region in the semiconductor substrate adjacent to the second spacer structure; andforming a first slot contact on the drain doping region and a second slot contact on the source doping region.
  • 2. The method for fabricating a semiconductor device according to claim 1, wherein after forming the dummy gate on the semiconductor substrate and before depositing the low-k dielectric layer over the dummy gate and the semiconductor substrate, the method further comprises: depositing a seal layer over the dummy gate and the semiconductor substrate; andforming a first lightly doped drain (LDD) region in the semiconductor substrate adjacent to the first sidewall and a second lightly doped drain (LDD) region in the semiconductor substrate adjacent to the second sidewall.
  • 3. The method for fabricating a semiconductor device according to claim 2, wherein the seal layer comprises silicon nitride.
  • 4. The method for fabricating a semiconductor device according to claim 1, wherein the dummy gate has an asymmetric spacer configuration by having the low-k dielectric layer of L-shape disposed only on one side thereof.
  • 5. The method for fabricating a semiconductor device according to claim 1, wherein after forming the drain doping region in the semiconductor substrate adjacent to the first spacer structure and the source doping region in the semiconductor substrate adjacent to the second spacer structure, the method further comprises: forming a contact etch stop layer to cover the drain doping region, the source doping region, the first spacer structure, and the second spacer structure;depositing an inter-layer dielectric (ILD) layer on the contact etch stop layer;polishing the ILD layer, the contact etch stop layer, the first spacer structure, and second spacer structure, thereby exposing the dummy gate; andreplacing the dummy gate with a metal gate, wherein the metal gate is covered by a hard mask, and top surface of the hard mask is coplanar with top surface of the ILD layer.
  • 6. The method for fabricating a semiconductor device according to claim 5, wherein the contact etch stop layer comprises silicon nitride.
CROSS REFERENCE TO RELATED APPLICATIONS

This is a division of U.S. application Ser. No. 15/394,833 filed Dec. 30, 2016, which is included in its entirety herein by reference.

US Referenced Citations (116)
Number Name Date Kind
5262663 Rho Nov 1993 A
5274261 Chen Dec 1993 A
5411906 Johnson May 1995 A
5621236 Choi Apr 1997 A
5663586 Lin Sep 1997 A
5723374 Huang Mar 1998 A
5736446 Wu Apr 1998 A
5773350 Herbert Jun 1998 A
5783458 Kadosh Jul 1998 A
5789298 Gardner Aug 1998 A
5817562 Chang Oct 1998 A
5893739 Kadosh Apr 1999 A
5912490 Hebert Jun 1999 A
5918124 Sung Jun 1999 A
5985724 Kadosh Nov 1999 A
6027964 Gardner Feb 2000 A
6168999 Xiang Jan 2001 B1
6613637 Lee Sep 2003 B1
6794256 Fuselier Sep 2004 B1
6967143 Mathew Nov 2005 B2
6967363 Buller Nov 2005 B1
7067366 Gehres Jun 2006 B2
7365378 Huang Apr 2008 B2
7670914 Krivokapic Mar 2010 B2
7892928 Cheng Feb 2011 B2
8063449 Han Nov 2011 B2
8299508 Hsieh Oct 2012 B2
8421166 Chi Apr 2013 B2
8507991 Wang Aug 2013 B2
8592911 Liang Nov 2013 B2
8907425 Itou Dec 2014 B2
9142649 Liu Sep 2015 B2
9147748 Xie Sep 2015 B1
9236447 Cheng Jan 2016 B2
9412748 Hayashi Aug 2016 B2
9466565 Bohr Oct 2016 B2
9525048 Basker Dec 2016 B2
9530887 Chang Dec 2016 B1
9536980 Huang Jan 2017 B1
9548366 Ho Jan 2017 B1
9608065 Bergendahl Mar 2017 B1
9685533 Kuo Jun 2017 B1
9716158 Cheng Jul 2017 B1
9773796 Lee Sep 2017 B2
9780193 Lu Oct 2017 B2
9831118 Pang Nov 2017 B1
9831240 Park Nov 2017 B2
9837490 Park Dec 2017 B2
9876021 Wu Jan 2018 B2
10079290 Hung Sep 2018 B2
20030116781 Ohuchi Jun 2003 A1
20060093756 Rajagopalan May 2006 A1
20060170016 Mathew Aug 2006 A1
20060172502 Chidambaram Aug 2006 A1
20070145430 Sandhu Jun 2007 A1
20080026529 White Jan 2008 A1
20090159936 Shah Jun 2009 A1
20090227082 Shin Sep 2009 A1
20100019323 Shin Jan 2010 A1
20100047978 Tamura Feb 2010 A1
20100078736 Hoentschel Apr 2010 A1
20100181618 Meunier-Bellard Jul 2010 A1
20100258528 Singh Oct 2010 A1
20100270627 Chang Oct 2010 A1
20110031538 Hsieh Feb 2011 A1
20110108930 Cheng May 2011 A1
20110237040 Ng Sep 2011 A1
20110266636 Rong Nov 2011 A1
20110291203 Miyao Dec 2011 A1
20120049247 Lee Mar 2012 A1
20120094459 Park Apr 2012 A1
20120235244 Yin Sep 2012 A1
20130037866 Thees Feb 2013 A1
20130200470 Liu Aug 2013 A1
20130320410 Lin Dec 2013 A1
20130330482 Leu Dec 2013 A1
20140004698 Huang Jan 2014 A1
20140248778 Moll Sep 2014 A1
20140252431 Lee Sep 2014 A1
20140256094 Lin Sep 2014 A1
20140295629 Wen Oct 2014 A1
20140299937 Teo Oct 2014 A1
20150076606 Cheng Mar 2015 A1
20150123175 Lin May 2015 A1
20150145073 Lee May 2015 A1
20150236113 Song Aug 2015 A1
20150249142 Chen Sep 2015 A1
20150263122 Hsiao Sep 2015 A1
20160013313 Cheng Jan 2016 A1
20160087063 Yin Mar 2016 A1
20160099245 Cheng Apr 2016 A1
20160148933 Cheng May 2016 A1
20160149017 Tsai May 2016 A1
20160155739 Ting Jun 2016 A1
20160172495 Zhu Jun 2016 A1
20160284700 Yoon Sep 2016 A1
20160284820 Basker Sep 2016 A1
20160293721 Chuang Oct 2016 A1
20160343825 Bae Nov 2016 A1
20160351566 Niimi Dec 2016 A1
20170032971 Pan Feb 2017 A1
20170053916 Ching Feb 2017 A1
20170069547 Peng Mar 2017 A1
20170092487 Kao Mar 2017 A1
20170110576 Kim Apr 2017 A1
20170207126 Ching Jul 2017 A1
20170207337 Chang Jul 2017 A1
20170222008 Hsu Aug 2017 A1
20170250281 Tsai Aug 2017 A1
20170330801 Ragnarsson Nov 2017 A1
20170365712 Bu Dec 2017 A1
20180166560 Chiang Jun 2018 A1
20180174904 Hsieh Jun 2018 A1
20180190785 Hung Jul 2018 A1
20180248012 Morrow Aug 2018 A1
20190206859 Balakrishnan Jul 2019 A1
Related Publications (1)
Number Date Country
20180350937 A1 Dec 2018 US
Divisions (1)
Number Date Country
Parent 15394833 Dec 2016 US
Child 16056564 US