The present invention relates, in general, to semiconductor components and, more particularly, to signal transmission in semiconductor components.
Transmission protocols within communications systems may include the use of single-ended signals, differential signals, or combinations of single-ended and differential signals. For example, single-ended signals and differential signals are suitable for use in portable communications systems that employ low speed data transmission. However, in communications systems that employ high speed data transmission, it is desirable to use differential signals because of their noise immunity properties. These types of systems include mobile electronic devices such as, for example, smartphones, tablets, computers, and systems that include Universal Serial Bus (USB) applications. In addition to noise immunity, it is desirable to include protection from large transient voltage and current spikes, which can damage these systems. Typically, noise filters, also known as Common Mode Filters (CMF) and Electro-Static Discharge (ESD) protection circuits are mounted to a Printed Circuit Board (PCB) along with other circuitry of the communications system to reduce common mode noise on differential signal lines and to suppress large transient electrical spikes, respectively. This configuration of elements occupies a large area on a PCB, which is disadvantageous in mobile electronic devices. The ESD protection circuits are fabricated from low resistivity substrates to accommodate high currents encountered during ESD events. It is undesirable to manufacture filter elements such as inductor coils on a low resistivity substrate because of the presence of eddy currents which degrade filter performance.
Accordingly, it would be advantageous to have a structure and method for manufacturing a semiconductor component that provides protection from large electrical transients and provides noise filtering. It would be of further advantage for the structure and method to be cost efficient to implement.
The present invention will be better understood from a reading of the following detailed description, taken in conjunction with the accompanying drawing figures, in which like reference characters designate like elements and in which:
For simplicity and clarity of illustration, elements in the figures are not necessarily to scale, and the same reference characters in different figures denote the same elements. Additionally, descriptions and details of well-known steps and elements are omitted for simplicity of the description. As used herein current carrying electrode means an element of a device that carries current through the device such as a source or a drain of an MOS transistor or an emitter or a collector of a bipolar transistor or a cathode or anode of a diode, and a control electrode means an element of the device that controls current flow through the device such as a gate of an MOS transistor or a base of a bipolar transistor. Although the devices are explained herein as certain n-channel or p-channel devices, or certain n-type or p-type doped regions, a person of ordinary skill in the art will appreciate that complementary devices are also possible in accordance with embodiments of the present invention. It will be appreciated by those skilled in the art that the words during, while, and when as used herein are not exact terms that mean an action takes place instantly upon an initiating action but that there may be some small but reasonable delay, such as a propagation delay, between the reaction that is initiated by the initial action. The use of the words approximately, about, or substantially means that a value of an element has a parameter that is expected to be very close to a stated value or position. However, as is well known in the art there are always minor variances that prevent the values or positions from being exactly as stated. It is well established in the art that variances of up to about ten per cent (10%) (and up to twenty percent (20%) for semiconductor doping concentrations) are regarded as reasonable variances from the ideal goal of exactly as described.
Generally, the present invention provides a semiconductor component comprising a common mode filter monolithically integrated with a protection device and a method for manufacturing the semiconductor component wherein the common mode filter comprises a first coil having first and second terminals; a second coil having first and second terminals, the first terminal of the second coil coupled to the first terminal of the first coil, the first coil magnetically coupled to the second coil; and the protection device having a first terminal coupled to the first terminal of the first coil and a second terminal coupled to the first terminal of the second coil.
In accordance with an embodiment, the protection device comprises a first diode having an anode and a cathode, the cathode coupled to the first terminal of the first coil and a second diode having an anode and a cathode, the anodes of the first and second diodes coupled together and the cathode of the second diode coupled to the first terminal of the second coil.
In accordance with another embodiment, the protection device further comprises a first capacitor coupled between the first terminal and the second terminal of the first coil and a second capacitor coupled between the first terminal and the second terminal of the second coil.
In accordance with another embodiment, a protection device comprises a first diode having an anode and a cathode and a second diode having an anode and a cathode, the cathode of the first diode coupled to the first terminal of the first coil, the cathode of the second diode coupled to the anode of the first diode.
In accordance with another embodiment, the semiconductor component further includes a transistor having a control electrode and first and second current carrying electrodes, the first current carrying electrode coupled to the cathode of the first diode and the second current carrying electrode coupled to the anode of the second diode.
In accordance with another embodiment, a protection device further comprises a third diode having an anode and a cathode, the anode of the third diode coupled to the anode of the second diode and a fourth diode having an anode and a cathode, the anode of the fourth diode coupled to cathode of the third diode and to the first terminal of the second coil.
In accordance with another embodiment, the semiconductor component further includes a first transistor having a control electrode and first and second current carrying electrodes, the first current carrying electrode coupled to the cathode of the first diode and the second current carrying electrode coupled to the anode of the second diode and to the anode of the third diode and a second transistor having a control electrode and first and second current carrying electrodes, the first current carrying electrode of the second transistor coupled to the second current carrying electrode of the first transistor, and the second current carrying electrode of the second transistor coupled to the anode of the fourth diode.
In accordance with another embodiment, a method for manufacturing a semiconductor component having a common mode filter monolithically integrated with a protection device, comprising: providing a semiconductor material having a major surface and a resistivity of at least 5 ohm-centimeters; forming a plurality of trenches in the semiconductor material; forming the protection device from the semiconductor material between first and second trenches of the plurality of trenches; and monolithically integrating a common mode filter with the protection device.
In accordance with another embodiment, providing the semiconductor material comprises: providing a semiconductor substrate having a resistivity of at least 10 ohm-centimeters; forming a first epitaxial layer of a first conductivity type over the semiconductor substrate; and forming a second epitaxial layer of a second conductivity type over the first epitaxial layer.
In accordance with another embodiment, the method further includes forming a buried layer of the first conductivity type from portions of the first and second epitaxial layers.
In accordance with another embodiment, forming the plurality of trenches includes forming at least first, second, third, and fourth trenches, wherein a portion of the semiconductor material between the first and second trenches serves as a first device region, a portion of the semiconductor material between the second and third trenches serves as a second device region, and a portion of the semiconductor material between the third and fourth trenches serves as a third device region.
In accordance with another embodiment, the method further includes forming a first diode from the first device region, a second diode from the second device region, and a transistor from the third device region.
In accordance with another embodiment, the method further includes forming a first and second dopant regions of the second conductivity type in the third device region; forming third and fourth dopant regions of the second conductivity type in the first and second dopant regions and fifth and sixth dopant regions of the second conductivity type in the first and second device regions, respectively; and forming seventh and eighth dopant regions of the first conductivity type in the first and second device regions, respectively.
In accordance with another embodiment, the method further includes forming a first dielectric layer over the semiconductor material, the first dielectric layer configured to magnetically decouple the common mode filter from the protection structure; forming a first coil of the common mode filter over the first dielectric layer; forming a second dielectric layer over the first coil and the first dielectric layer; and forming a second coil over the second dielectric layer, the second dielectric layer configured to magnetically coupled the first coil and the second coil.
In accordance with another embodiment, the method further includes forming a third layer of dielectric material over the second coil and the second layer of dielectric material.
In accordance with another embodiment, the first, second, and third layers of dielectric material are photosensitive polyimides.
In accordance with another embodiment, a semiconductor component that includes a common mode filter monolithically integrated with a protection device, the semiconductor component is provided that comprises: a semiconductor material having a peripheral region, a central region, and a resistivity of at least 5 ohm-centimeters, wherein the central region comprises a plurality of device regions isolated by isolation trenches; a first coil over a first portion of the central region; a second coil over a second portion of the central region; a first insulating material over the first and second coils; and a protection device monolithically integrated with the first and second coils, the protection device having a first terminal coupled to the first coil and a second terminal coupled to the second coil.
In accordance with another embodiment, the semiconductor material comprises an epitaxial layer formed on a semiconductor substrate, and the semiconductor component further comprises: a first metallization system over portions of the epitaxial layer; a first layer of dielectric material over the first metallization system; the first coil over the first layer of dielectric material, the first coil having coil elements; a second layer of dielectric material over the first coil; and the second coil over the first layer of dielectric material, the coil elements of the second coil laterally offset from the coil elements of the first coil.
In accordance with another embodiment, the first layer of dielectric material and the second layer of dielectric material are photosensitive polyimide.
In accordance with another embodiment, the semiconductor component further includes a first contact structure extending through the first layer of dielectric material, through the second layer of dielectric material and in contact with a portion of the first metallization system.
In accordance with an embodiment, semiconductor material 102 further comprises an epitaxial layer 110 of n-type conductivity formed on high resistivity substrate 108 and an epitaxial layer 112 of p-type conductivity formed on epitaxial layer 110. A buried layer 114 is formed in a portion of epitaxial layers 110 and 112.
It should be noted that a region or layer doped with an n-type dopant or impurity material is said to be of an n-type conductivity or an n conductivity type and a region or layer doped with a p-type dopant or impurity material is said to be of a p-type conductivity or a p conductivity type.
A layer of dielectric material 118 is formed on or from semiconductor material 102. In accordance with an embodiment, the material of dielectric layer 118 is silicon dioxide having a thickness ranging from about 1,000 Angstroms (Å) to about 10,000 Å. Techniques for forming silicon dioxide layer 118 are known to those skilled in the art. For example, dielectric layer 118 may be formed by oxidizing semiconductor material 102 or it may be a TEOS layer formed using plasma enhanced chemical vapor deposition. Still referring to
Referring now to
Still referring to
P-type dopant regions 140 and 142 are formed in epitaxial region 112C by implanting an impurity material of p-type conductivity through the exposed portions of dielectric layer 128 and into epitaxial region 112C. P-type dopant regions 140 and 142 may be formed by implanting the impurity material into epitaxial region 112C at a dose ranging from about 5×1012 atoms per square centimeter (atoms/cm2) to about 1×1014 atoms/cm2 and an implant energy ranging from about 25 kilo-electronVolts (keV) to about 50 keV.
Referring now to
Still referring to
Referring now to
Referring now to
Still referring to
Referring now to
Referring now to
Referring now to
Still referring to
Referring now to
Referring now to
Referring now to
Still referring to
Briefly referring to
Referring now to
Referring now to
A layer of photosensitive material 246 having a thickness of at least about 8 μm is formed on the exposed portions of polyimide layer 220, the exposed portions of contact structures 234 and 236, and on windings 240. By way of example, polyimide layer 246 is dispensed to have a thickness of about 16 μm and then spin coated to have a substantially planar surface and a post-cure thickness of about 10 μm. It should be noted that the thickness of polyimide layer 246 is selected to reduce parasitics, e.g., parasitic capacitances, between windings, contact structures 234 and 236, and windings 240, and a copper layer to be plated above polyimide layer 246. Suitable photosensitive polyimide materials have been described with reference to polyimide layer 220.
Referring now to
Briefly referring to
Referring again to
Referring now to
A polyimide layer 268 having a post-cure thickness of at least about 8 μm is formed on the exposed portions of polyimide layer 246, the exposed portions of contact structures 260 and 262, and on windings 264. By way of example, polyimide layer 268 is dispensed to have a thickness of about 16 μm and then spin coated to have a substantially planar surface and a post-cure thickness of about 10 μm. It should be noted that the thickness of polyimide layer 268 is selected to form a passivation layer to cover plated the plated copper to prevent oxidation and/or corrosion. Suitable photosensitive polyimide materials have been described with reference to polyimide layer 220. Like layer 220, layer 246 is not limited to being a photosensitive polyimide but may be a non-photosensitive material that is patterned using photoresist.
The portions of polyimide layer 268 above contact structures 260 and 262 are exposed to electromagnetic radiation, developed and removed to expose contact structures 260 and 262.
In accordance with an embodiment, protection device 14A comprises single channel ESD structures 40 and 42. ESD structure 40 comprises diodes 44 and 46 and an npn bipolar transistor 48 and ESD structure 42 comprises diodes 50 and 52 and an npn bipolar transistor 54. Diode 44 has an anode commonly connected to the cathode of diode 46 and to the non-inverting input of common mode filter 350. The collector of npn bipolar transistor 48 is connected to the cathode of diodes 44 and the emitter of npn bipolar transistor 48 is connected to the anodes of diode 46 and 50. Diode 52 has an anode commonly connected to the cathode of diode 50 and to the non-inverting input of common mode filter 350. The collector of npn bipolar transistor 54 is connected to the cathode of diode 52 and the emitter of npn bipolar transistor 54 is connected to the anodes of diodes 46 and 50 and to the emitter of npn bipolar transistor 48.
Although certain preferred embodiments and methods have been disclosed herein, it will be apparent from the foregoing disclosure to those skilled in the art that variations and modifications of such embodiments and methods may be made without departing from the spirit and scope of the invention. It is intended that the invention shall be limited only to the extent required by the appended claims and the rules and principles of applicable law.
The present application is a divisional application of U.S. patent application Ser. No. 14/444,143 filed on Jul. 28, 2014, by Yupeng Chen et al., titled “SEMICONDUCTOR COMPONENT THAT INCLUDES A COMMON MODE FILTER AND METHOD OF MANUFACTURING THE SEMICONDUCTOR COMPONENT,” which is a nonprovisional application of U.S. Patent Application No. 61/864,247, filed on Aug. 9, 2013, by Yupeng Chen et al., titled “SEMICONDUCTOR COMPONENT AND METHOD OF MANUFACTURE” which is hereby incorporated by reference in its entirety, and priority thereto for common subject matter is hereby claimed.
Number | Name | Date | Kind |
---|---|---|---|
4953002 | Nelson et al. | Aug 1990 | A |
5051667 | Dunham | Sep 1991 | A |
6114937 | Burghartz et al. | Sep 2000 | A |
6396032 | Denny et al. | May 2002 | B1 |
6833627 | Farnworth | Dec 2004 | B2 |
6876285 | Liang et al. | Apr 2005 | B2 |
6906369 | Ross et al. | Jun 2005 | B2 |
7088215 | Winter et al. | Aug 2006 | B1 |
7396701 | Shigemura et al. | Jul 2008 | B2 |
7414508 | Okuzawa et al. | Aug 2008 | B2 |
7547992 | Hiyama | Jun 2009 | B2 |
8050045 | Okuzawa et al. | Nov 2011 | B2 |
8063480 | Mukaibara | Nov 2011 | B2 |
8514596 | Koyama et al. | Aug 2013 | B2 |
9111758 | Chen | Aug 2015 | B2 |
20030086718 | Birumachi | May 2003 | A1 |
20030205778 | Yeo et al. | Nov 2003 | A1 |
20050258509 | Horikawa et al. | Nov 2005 | A1 |
20050285262 | Knapp et al. | Dec 2005 | A1 |
20060001520 | Kaji et al. | Jan 2006 | A1 |
20060068602 | Kamijima | Mar 2006 | A1 |
20070040163 | Okuzawa et al. | Feb 2007 | A1 |
20070075819 | Okuzawa | Apr 2007 | A1 |
20070200218 | Mukaibara | Aug 2007 | A1 |
20080297964 | Hiyama | Dec 2008 | A1 |
20100048985 | Henke | Feb 2010 | A1 |
20100052838 | Matsuta et al. | Mar 2010 | A1 |
20100148265 | Lin | Jun 2010 | A1 |
20100277256 | Concord | Nov 2010 | A1 |
20130001694 | Guan | Jan 2013 | A1 |
20130147419 | Sakai et al. | Jun 2013 | A1 |
Number | Date | Country |
---|---|---|
08203737 | Aug 1996 | JP |
2002-101505 | Apr 2002 | JP |
2006140229 | Jun 2006 | JP |
Entry |
---|
Sunderarajan S. Mohan, et al., Modeling and Characterization of On-Chip Transformers, IEEE, IEDM 98, Sep. 1998, 531-534. |
On Semiconductor, NUC2401MN Integrated Common Mode Choke with Integrated ESD Protection, Mar. 2009—Rev. 0. www.onsemi.com. |
On Semiconductor, NUC2401MN Integrated Common Mode Choke with Integrated ESD Protection, May 2009—Rev. 1. www.onsemi.com. |
On Semiconductor, On Semiconductor Introduces Industry's First Common Mode Choke EMI Filter with Integrated ESD Protection for High-Speed Data Lines, Press Release Phoenix, Arizona, May 27, 2009, www.onsemi.com. |
On Semiconductor, On Semiconductor Introduces Industry's First Common Mode Choke EMI Filter with Integrated ESD Protection for High-Speed Data Lines, Press Release May 27, 2009, www.businesswire.com. |
On Semiconductor, On Semiconductor Introduces Industry's First Common Mode Choke EMI Filter with Integrated ESD Protection for High-Speed Data Lines, Press Release May 27, 2009, www.tradingmarkets.com. |
On Semiconductor, On Semiconductor Introduces Industry's First Common Mode Choke EMI Filter with Integrated ESD Protection for High-Speed Data Lines, Press Release Jun. 1, 2009. http://www.ctimes.com.tw/DispProduct/en/EMI-filter/ON-Semiconductor/0906012227CS.shtml. |
Common mode filter with ESD protection for USB 2.0 and MIPI D-PHY/MDDI interface, Doc ID 17815 Rev 2, Jun. 2011, pp. 1-15, www.st.com. |
On Semiconductor, Single Pair Common Mode Filter with ESD Protection, Publication Order No. EMI2121MT/D, Apr. 2013—Rev 2, pp. 1-9, www.onsemi.com. |
Number | Date | Country | |
---|---|---|---|
20160343676 A1 | Nov 2016 | US |
Number | Date | Country | |
---|---|---|---|
61864247 | Aug 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14444143 | Jul 2014 | US |
Child | 15229489 | US |