Claims
- 1. A method of manufacturing a semiconductor device comprising the steps of:(a) preparing a semiconductor chip having a plurality of semiconductor elements and a row of external terminals on a main surface thereof; (b) preparing a wiring substrate comprising a wiring substrate base, a plurality of bump lands, a plurality of anchor wirings, the wiring substrate base having an opening positioned between the plurality of bump lands and the plurality of anchor wirings, and a plurality of leads respectively forming bridge connections between individual ones of the plurality of bump lands and corresponding ones of the plurality of anchor wirings, over the opening, wherein a width of each of the anchor wirings in a direction parallel to an edge of the opening is larger than a width of the corresponding lead at the edge of the opening and anchor wirings which are adjacently disposed over the same side of the opening are connected with each other; (c) positioning the wiring substrate over the main surface of the semiconductor chip such that the opening is positioned over the row of external terminals; and (d) cutting the plurality of leads at respective portions thereof over the opening and bonding each of the plurality of leads on corresponding ones of the external terminals through the opening, respectively.
- 2. A method of manufacturing a semiconductor device according to claim 1,wherein, in step (c), the wiring substrate is positioned over the main surface of the semiconductor chip through an elastic layer.
- 3. A method of manufacturing a semiconductor device according to claim 2,wherein each of the plurality of leads has a notch located at the bridging portion thereof over the opening, and wherein, in step (d), each of the plurality of leads is cut at the notch thereof.
- 4. A method of manufacturing a semiconductor device according to claim 3, further comprising a step of:(e) providing bump electrodes on each of the bump lands, respectively.
- 5. A method of manufacturing a semiconductor device according to claim 4, further comprising a step of:(f) sealing the row of external terminals and the plurality of leads bonded with the external terminals by potting method through the opening.
- 6. A method of manufacturing a semiconductor device according to claim 3, further comprising a step of:(e) sealing the row of external terminals and the plurality of leads bonded with the external terminals by potting method through the opening.
- 7. A method of manufacturing a semiconductor device according to claim 6, further comprising a step of:(f) providing bump electrodes on each of the bump lands, respectively.
- 8. A method of manufacturing a semiconductor device according to claim 1,wherein, in step (b), the plurality of bump lands and the plurality of anchor wirings are dispersed over a main surface of the wiring substrate on both of opposing sides of the opening of the wiring substrate.
- 9. A method of manufacturing a semiconductor device according to claim 8,wherein, in step (b), the opening in the wiring substrate has an elongated shape, and wherein, in step (c), the wiring substrate is positioned over the main surface of the semiconductor chip through an elastic layer.
- 10. A method of manufacturing a semiconductor device according to claim 9,wherein each of the plurality of leads has a notch located at the bridging portion thereof over the opening, and wherein, in step (d), each of the plurality of leads is cut at the notch thereof.
- 11. A method of manufacturing a semiconductor device according to claim 10, further comprising a step of:(e) providing bump electrodes on each of the bump lands, respectively.
- 12. A method of manufacturing a semiconductor device according to claim 11, further comprising a step of:(f) sealing the row of external terminals and the plurality of leads bonded with the external terminals by potting method through the opening.
- 13. A method of manufacturing a semiconductor device according to claim 8,wherein step (b) further contains a step of preparing an elastic layer, and wherein, in step (c), the wiring substrate is positioned over the main surface of the semiconductor chip through the elastic layer.
- 14. A method of manufacturing a semiconductor device according to claim 13,wherein each of the plurality of leads has a notch located at the bridging portion thereof over the opening, and wherein, in step (d), each of the plurality of leads is cut at the notch thereof.
- 15. A method of manufacturing a semiconductor device according to claim 14, further comprising a step of:(e) providing bump electrodes on each of the bump lands, respectively.
- 16. A method of manufacturing a semiconductor device according to claim 15, further comprising a step of:(f) sealing the row of external terminals and the plurality of leads bonded with the external terminals by potting method through the opening.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-66637 |
Mar 1996 |
JP |
|
Parent Case Info
This is a continuation of U.S. application Ser. No. 09/770,494, filed Jan. 29, 2001, now U.S. Pat. No. 6,365,439, which, in turn, is a divisional of U.S. application Ser. No. 09/449,834, filed Nov. 26, 1999, now U.S. Pat. No. 6,342,726, and which, in turn, is a continuation of U.S. application Ser. No. 08/822,933, filed Mar. 21, 1997 abandoned; and the disclosures of which are incorporated herein by reference.
US Referenced Citations (39)
Foreign Referenced Citations (12)
Number |
Date |
Country |
0701 278 |
Mar 1996 |
EP |
03-057248 |
Mar 1991 |
JP |
6-181236 |
Dec 1992 |
JP |
6-504408 |
May 1994 |
JP |
7-321244 |
Dec 1995 |
JP |
8-78574 |
Mar 1996 |
JP |
08-070062 |
Mar 1996 |
JP |
8-070082 |
Mar 1996 |
JP |
08-236586 |
Sep 1996 |
JP |
9-181209 |
Jul 1997 |
JP |
9-246417 |
Sep 1997 |
JP |
11-054534 |
Feb 1999 |
JP |
Non-Patent Literature Citations (3)
Entry |
“Electronic Material”, Apr. 1, 1995 (Hesei 7), Susumu Honda, pp. 28-28. |
“Nikkei Microdevice”, Feb. 1, 1995, by Nikkei BPCO, pp. 96-97. |
“Nikkei Microdevice”, May 1, 1994, pp. 98-102. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/770494 |
Jan 2001 |
US |
Child |
10/058716 |
|
US |
Parent |
08/822933 |
Mar 1997 |
US |
Child |
09/449834 |
|
US |