Claims
- 1. A method of manufacturing a semiconductor device, comprising the steps of:bonding a base member to a frame, said base member having a circuit wiring; electrically connecting a semiconductor chip and said base member having a circuit wiring; and resin-sealing said semiconductor chip using a mold, wherein in said step of resin-sealing, said semiconductor chip is positioned in place within said mold using said frame and is then resin-sealed.
- 2. The method according to claim 1, further comprising the step of forming semiconductor bumps on said resin-sealed semiconductor chip.
- 3. The method according to claim 1, wherein said base member includes an insulating base member and wiring patterns formed on both surfaces of said insulating base member, said wiring patterns on said both surface of said insulating member are electrically connected to each other, on one surface of said base member is mounted said semiconductor chip and on the opposite surface to the one on which said semiconductor chip is mounted is formed said bumps.
- 4. The manufacturing method according to claim 1, wherein said frame supports a plurality of semiconductor chips.
- 5. The manufacturing method according to claim 1, further comprising the step of separating individual semiconductor chips from said frame supporting said plurality of semiconductor chips.
- 6. The manufacturing method according to claim 4, wherein in said processing of resin-sealing, said plurality of semiconductor chips secured to said frame are transfer molded.
- 7. The method according to claim 1, wherein said frame is made of a material including a Fe—Ni alloy.
- 8. The method according to claim 1, wherein said frame is made of a material including a Cu alloy.
- 9. The method according to claim 1, wherein in said step of electrically connecting said semiconductor chip and said base member, said semiconductor chip and said base member are connected by a wire bonding, and no electrical connection is made between said frame and said semiconductor chip and between said frame and said base member.
- 10. A method of manufacturing a semiconductor device, comprising the step of:bonding a plurality of semiconductor chips and a base member to a frame, said base member having a circuit wiring; electrically connecting said semiconductor chips and said base member having a circuit wiring; and resin-sealing said semiconductor chips using a mold, wherein in said step of resin-sealing, said plurality of semiconductor chips are positioned in place within said mold using said frame and are then resin-sealed.
- 11. The method according to claim 10, further comprising the step of forming semiconductor bumps on said resin-sealed semiconductor chips.
- 12. The method according to claim 10, wherein said base member includes an insulating base member and wiring patterns formed on both surfaces of said insulating base member, said wiring patterns on said both surfaces of said insulating member are electrically connected to each other, and on one surface of said base member is mounted said fist semiconductor chips and on the opposite surface to the one on which said semiconductor chips are mounted are formed said bumps.
- 13. The manufacturing method according to claim 10, further comprising the step of separating individual semiconductor chips from said frame supporting said plurality of semiconductor chips.
- 14. The manufacturing method according to claim 10, wherein in said process of resin-sealing, said plurality of semiconductor chips secured to said frame are transfer molded.
- 15. The method according to claim 10, wherein said step of electrically connecting said semiconductor chips and said base member, said semiconductor chips and said base member are connected by a wire bonding, and no electrical connection is made between said frame and said semiconductor chips and between said frame and said base member.
- 16. The method according to claim 1, wherein said base member is a multi-layered circuit board.
- 17. The method according to claim 1, wherein said base member is a circuit film.
- 18. A method of manufacturing a semiconductor device, comprising the steps of:bonding a semiconductor chip and a base member to a frame, said base member having a circuit wiring; electrically connecting a semiconductor chip and said base member having a circuit wiring; resin-sealing said semiconductor chip; and forming solder bumps on said resin-sealed semiconductor chip.
- 19. The method according to claim 18, wherein in said step of resin sealing, said frame is positioned in place using a mold and guiding holes provided in said frame and is then resin-sealed.
- 20. The method according to claim 18, wherein in said step of resin-sealing, said frame having a plurality of semiconductor chips secured thereto is disposed within said mold and a plurality of semiconductor chips are resin-sealed in subsets of equal number.
- 21. A method of manufacturing a semiconductor device, comprising the steps of:mounting a semiconductor chip on a base member having a circuit wiring; electrically connecting said semiconductor chip and said base member having a wiring; bonding said base member having a wiring to a frame; resin-sealing said semiconductor chip; and forming solder bumps on said resin-sealed semiconductor chip.
- 22. A method of manufacturing a semiconductor device, comprising the steps of:bonding a base member having a circuit wiring to a frame; mounting a semiconductor chip on said base member having a circuit wiring; electrically connecting said semiconductor chip and said base member having a circuit wiring; resin-sealing said semiconductor chip; and forming solder bumps on said resin-sealed semiconductor chip.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-016105 |
Feb 1994 |
JP |
|
Parent Case Info
This is a continuation application of U.S. Ser. No. 09/114,997, filed Jul. 14, 1998, now U.S. Pat. No. 6,114,192 which is a divisional application of U.S. Ser. No. 08/805,737, filed Feb. 25, 1997, now U.S. Pat. No. 5,914,531, which is a continuation application of U.S. Ser. No. 08/382,276, filed Feb. 1, 1995, now abandoned.
US Referenced Citations (27)
Foreign Referenced Citations (9)
Number |
Date |
Country |
0 595 300 |
May 1994 |
EP |
61-46049 |
Oct 1986 |
JP |
61-222151 |
Oct 1986 |
JP |
62-277753 |
Feb 1987 |
JP |
2-309660 |
Dec 1990 |
JP |
04-184944 |
Jul 1992 |
JP |
05-129391 |
May 1993 |
JP |
230273 |
Sep 1994 |
TW |
230274 |
Sep 1994 |
TW |
Non-Patent Literature Citations (1)
Entry |
Jim Slolan, The First VLSI Packaging Workshop of Japan Nov. 30, 1992, pp. 17-27. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/114997 |
Jul 1998 |
US |
Child |
09/562758 |
|
US |
Parent |
08/382276 |
Feb 1995 |
US |
Child |
08/805737 |
|
US |