Claims
- 1. A multichip module for housing multiple integrated circuit dies comprising:a housing for holding a plurality of dies; a plurality of integrated circuit dies mounted within said housing; a plurality of interconnect dies mounted within said housing, each of said interconnect dies being physically located between at least two of said integrated circuit dies, wherein at least one of said interconnect dies is electrically connected to at least two of said integrated circuit dies and to at least one other said interconnect die; and a plurality of electrically conductive leads extending from said housing.
- 2. A multichip module according to claim 1, wherein each of said plurality of electrically conductive leads comprise an external lead portion extending outside of said housing and an internal lead portion extending inside said housing.
- 3. A multichip module according to claim 2, wherein said external lead portion of at least some of said electrically conductive leads is substantially L-shaped.
- 4. A multichip module according to claim 2, wherein said integrated circuit dies are electrically coupled to the internal lead portion of said leads.
- 5. A multichip module according to claim 1, wherein said integrated circuit dies are electrically coupled to said leads.
- 6. A multichip module according to claim 2, wherein at least some of said interconnect dies are electrically coupled to said leads.
- 7. A multichip module according to claim 6 wherein each of said interconnect dies are electrically coupled to said leads.
- 8. A multichip module according to claim 1, wherein electrical signals are communicated between at least two of said integrated circuit dies via at least two of said interconnect dies.
- 9. A multichip module according to claim 1, wherein at least one of said interconnect dies comprises:a substrate; first and second bonding pads on said substrate; and a wiring path formed on said substrate interconnecting said first and second bonding pads.
- 10. A multichip module according to claim 9, wherein said wiring path comprises plurality of conductive layers formed on said substrate.
- 11. A multichip module according to claim 1, wherein said housing comprises a plurality of side walls and an end plate.
- 12. A multichip module according to claim 11, wherein said end plate includes a narrowed peripheral portion.
RELATED APPLICATIONS
This is a continuation of application(s) application Ser. No. 08/970,379 filed on Nov. 14, 1997 now U.S. Pat. No. 6,016,256.
This application is related in subject matter to U.S. application Ser. No. 08/208,586, entitled “Prefabricated Semiconductor Chip Carrier”, filed Mar. 11, 1994, and expressly incorporated by reference herein, and to U.S. application Ser. No. 08/487,103, entitled “Semiconductor Die Carrier Having Double-Sided Die Attach Plate”, filed Jun. 7, 1995, and expressly incorporated by reference herein. Furthermore, this application is related to several other patent applications which are commonly owned by the Assignee of this application. Those related applications are: U.S. Design Patent Application, Ser. No. 36,617 Ser. No. 29/081,929 entitled Computer Cabinet, U.S. Pat. No. 6,031,720 entitled Cooling System for Semiconductor Die Carrier, U.S. Pat. No. 5,951,665 entitled Interface Optimized Computer System Architecture, and U.S. Pat. No. 5,941,617 entitled Decorative Panel for Computer Enclosure, all of which are hereby incorporated by reference.
US Referenced Citations (37)
Foreign Referenced Citations (4)
Number |
Date |
Country |
2196178 |
Apr 1988 |
GB |
58-066344 |
Apr 1983 |
JP |
60-28256 |
Feb 1985 |
JP |
62-248243 |
Oct 1987 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/970379 |
Nov 1997 |
US |
Child |
09/484047 |
|
US |