The present invention relates to a multi-chip package module in which an intra-chip signal routing path is used to facilitate the connection of a wire bond from one chip across another chip to a lead. The present invention also relates to a doped polysilicon trench for use either as a connection to a buried layer or substrate in a vertical circuit component or as an isolation structure.
Multi-chip packaged modules are well known in the art. In a multi-chip packaged module, a plurality of integrated circuit dies are placed on a surface of a die attach pad, which is surrounded by leads. Each die has a plurality of bonding pads. Electrical leads, such as wire bonds, connect certain bonding pads of the dies to certain leads, surrounding the die attach pad. In the prior art, if two dies are to be packaged side by side, and if an electrical connection is desired to connect the bonding pad of a first die, which is located to one side of a second die, to a lead which is on the other side of the second die, the bonding wire has to cross over the second die. This can lead to several problems. First, the wire bond must be lengthy. Second, by crossing the wire bond over the second die, the wire bond may interfere electrically with the operation of the circuit elements on the second die. Finally, if not done carefully, the wire bond may even short to other electrical terminals (including other wire bonds) over the second die. Further, in some cases, due to the presence of the adjacent die, it may not even be possible to cross the wire bond over the adjacent die.
A further problem with the prior art is if one of the dies contains a vertically oriented circuit element, such as a bipolar transistor or a vertical DMOS transistor. In that event, the bottom surface of that die is a terminal, and must be connected to a voltage other than ground. Thus, the dies cannot be connected on the same die attach pad (which is typically made of a metal), due to the potential differences between the bottom surfaces of the dies.
One prior art solution is to use multiple die attach pads, with each die attach pad for a different die, and the multiple die attach pads are then packaged in a single package. Another prior art solution is to create a re-distribution layer (RDL) with the bonding pads of the different dies connected to the RDL, and the RDL re-muting the signals to different circuit elements. Finally, another prior art solution is to connect the dies on a printed circuit board (PCB) with the PCB packaged in a die attach pad. Clearly all of these prior art solutions are expensive.
In the prior art, it is also well known to use oxide filled trenches to isolate circuit elements. In addition, through substrate vias (TSV) filled with metal have also been used to route signals from the back side of a die to the front side. Finally, junction diffusion isolation has been used to isolate circuit elements on the same die from one another.
Therefore, one object of the present invention is to reduce the cost of multi-chip packaging, and in particular to reduce the cost for a multi-chip packaging of multiple dies, where one of the dies contains a vertical circuit element.
Accordingly, in the present invention, a circuit module comprises a die attach pad with a surface and a plurality of leads surrounding the surface. A nonconductive adhesive is on the surface. A plurality of electronic circuit dies are attached to the nonconductive adhesive on the surface of the die attach pad. Each die has a top surface and a bottom surface with the bottom surface on the adhesive. The top surface has a plurality of bonding pads. A first electronic circuit die has at least one muting path of a conductive material connecting a first bonding pad to a second bonding pad. A first bonding wire connects a bonding pad of a second electronic circuit die to the first bonding pad of the first electronic die. A second bonding wire connects the second bonding pad of the first electronic circuit die to a lead.
The present invention also relates to a semiconductor device which comprises a silicon layer of substantially single crystal, and has a bottom surface and a top surface. A doped layer forms a terminal along the bottom surface of the layer. A trench filled with doped polysilicon extends from the top surface to the terminal.
The present invention also relates to a semiconductor device that comprises a silicon layer of substantially single crystal, with a bottom surface and a top surface. A plurality of vertical circuit components are in the layer between the top surface and the bottom surface. A trench filled with doped polysilicon extends from the top surface to the bottom surface and isolates and separates the plurality of circuit components from one another.
a) is a cross-sectional view of a first embodiment of a die with which the polysilicon trench of the present invention may be used.
b) is a cross-section view of the trench of the present invention connected to the substrate in the die shown in
a) is a cross-sectional view of a second embodiment of a die with which the polysilicon trench of the present invention may be used for isolation.
b) is a cross-section view of the trench of the present invention connected to the buried layer in the die shown in
a) is a cross-sectional view of a third embodiment of a die with which the polysilicon trench of the present invention may be used.
b) is a cross-section view of the trench of the present invention connected to the buried layer in the die shown in
Referring to
In the present invention, die 18b further comprises a signal routing layer 30, on the top surface 32 of die 18b. The routing layer 30 connects a bonding pad 22a of the die 18b to the bonding pad 22b. Thus, routing layer 30 does not connect to any of the electrical components in the die 18b, and is used solely to route signals. In the preferred embodiment, the bonding pad 22a is located near a side surface which is on one side of the die 18b, while the bonding pad 22b is near a side surface of the die 18b which is opposite to that of the bonding pad 22a. Thus, the side surfaces to which the bonding pads 22a and 22b are near are parallel to one another, with the signal routing layer 30 routing signals from one side of the die 18b to another side of the die 18b. An intra-chip wire bond 20a connects bonding pad 16b of die 18a to bonding pad 22a of die 15b. Finally a bonding wire 20b connects the bonding pad 22b to lead 14a. In this manner, signals from the die 18a at the bonding pad 16b can be electrically connected to the lead 14a, without “crossing” over the die 18b.
In another aspect of the present invention, one of the dies, such as die 18a can contain a vertical circuit element, such as a vertical DMOS transistor. Referring to
Referring to
Referring to
Finally, referring to
With the trench 50 of the present invention, because the trench 50 is filled with the same material (silicon) as the material through which the trench 50 is made (epitaxial layer 54, and the buried layer 56 or the substrate 52), there is no material incompatibility between the trench 50 and the layers 54/56/52. Further, a doped polysilicon trench 50 of the present invention may also be used as an isolation structure to electrically isolate a one circuit component, such as a vertical component from other electrical components in the integrated circuit die.
Number | Name | Date | Kind |
---|---|---|---|
5789816 | Wu | Aug 1998 | A |
6333549 | Drehobl et al. | Dec 2001 | B2 |
8049321 | Huang et al. | Nov 2011 | B2 |
20030006453 | Liang et al. | Jan 2003 | A1 |
20090189261 | Lim et al. | Jul 2009 | A1 |
20100230790 | Disney | Sep 2010 | A1 |
Number | Date | Country | |
---|---|---|---|
20120007216 A1 | Jan 2012 | US |