Claims
- 1. A method of forming copper interconnects into a pattern of openings defined in an exposed surface of a dielectric layer on substrate, comprising the steps of:
depositing a barrier layer of a material comprising a refractory metal or a compound thereof over the dielectric layer so as to coat inside surfaces of said openings; depositing a smooth copper seed bilayer within a relatively low thermal budget including the substeps of
sputter depositing a first copper seed layer over said barrier layer to a thickness on sidewalls of said openings of about 2 to 20 nm while said substrate is retained over a pedestal cooled to a temperature of no more than 0° C. and in a sub-atmospheric environment of about 5 milliTorr or less, and then chemical vapor depositing a second copper seed layer to a thickness in the range of 5 to 20 nm on said sidewalls over said first copper seed layer, the second seed layer continuously covering the inside surfaces of said openings; electroplating copper over the second seed layer.
- 2. The method of claim 1, wherein said barrier layer comprises one or more of Ta and TaN.
- 3. The method of claim 1, wherein said second seed layer is conformal to said inside surfaces of said openings.
- 3. The method of claim 2, wherein said first seed layer is less conformal than said second seed layer.
- 4. The method of claim 2, wherein said first seed layer is non-conformal as compared to said second seed layer.
- 5. The method of claim 4, wherein the first layer has a blanket thickness of 50 to 300 nm.
- 6. The method of claim 1, wherein said barrier layer comprises one or more of tantalum and tantalum nitride.
- 7. The method of claim 1, wherein said first seed layer is deposited at a rate of 0.5 to 1 μm/min.
- 8. The method of claim 1, wherein said second seed layer is deposited to a thickness of 5 to 20 nm.
- 9. The method of claim 1, wherein said first seed layer is deposited by self-ionized sputtering in an environment substantially lacking argon for most of the duration of the sputtering step.
- 10. A method for forming copper interconnects within a pattern of openings defined in an exposed surface of a dielectric layer on a substrate, comprising the steps of:
depositing a barrier layer of a material comprising a refractory metal or a compound thereof over the dielectric layer so as to coat inside surfaces of said openings; performing a two-step sputter copper seed deposition over said barrier layer with the substrate retained over an RF-biased pedestal so as to obtain a smooth copper seed layer to facilitate electroplating, said performing step comprising
a first substep of depositing a first copper seed layer by a first sputtering process at a relatively low bias power and at a pressure of about 5 milliTorr or less, said first substep effecting a first deposition pattern on sidewalls and bottoms of said openings and for blanket deposition on said exposed surfaces, and a second substep of depositing a second copper seed layer by a second sputtering process at a relatively high bias power, said second substep effecting a second deposition pattern on said sidewalls and said bottoms of said openings and for blanket deposition on said exposed surfaces, wherein a blanket deposition thickness of one of the two substeps being greater than for the other thereof, and wherein a ratio of blanket to sidewall thicknesses being in the ratio of from 30:70 to 70:30; and electroplating copper over said first and second copper seed layers.
- 11. The method of claim 10, wherein said second substep is performed after said first substep.
- 12. The method of claim 10, wherein said first substep is performed after said second substep.
- 13. The method of claim 10, wherein said first and second sputtering processes are both non-conformal.
- 14. The method of claim 10, wherein a first one of said first and second processes provides relatively better upper sidewall coverage and a second one of said first and second processes provides relatively better bottom and bottom/corner coverage.
- 15. The method of claim 10, in which the two substeps are complementary in their respective deposition patterns to form a smooth unitary copper seed layer.
- 16. The method of claim 10, wherein a first one of said first and second processes relies on ionized metal plating and a second one of said first and second processes relies on a self-ionized plasma.
- 17. The method of claim 10, wherein said relatively low bias power is less than 200W for a 200 mm wafer and said relatively high bias power is a plurality of multiples of said relatively low bias power.
- 18. The method of claim 10, wherein said second process operates at a pressure of greater than 5 milliTorr.
- 19. A method of depositing copper into a hole formed in a dielectric layer of a substrate, comprising the steps of:
a first step of sputter depositing into said hole a first copper layer under a first set of sputtering conditions; a subsequent second step of sputter depositing into said hole a second copper layer under a second set of sputtering conditions different from said first sputtering conditions; and a subsequent third step of depositing a third copper layer to fill said hole.
- 20. The method of claim 19, wherein said third step comprises electrochemical plating.
- 21. The method of claim 19, wherein said first step comprises ionized metal plating including inductively coupling power into a first sputter reactor and wherein said second step comprises self-ionized plasma sputtering performed in a second chamber including rotating a magnetron having an area of no more than one-sixth of an area of a copper sputtering target about a center of said target.
- 22. The method of claim 19, wherein said first step deposits a first blanket thickness of copper and said second step deposits a second blanket thickness of copper, a ratio of said first to said second blanket thicknesses being in a range of 30:70 to 70:30.
RELATED APPLICATIONS
[0001] This application is a division of Ser. No. 09/685,978, filed Oct. 10, 2000, which is a division of Ser. No. 09/414,614, filed Oct. 8, 1999 and now issued as U.S. Pat. No. 6,398,929, which is incorporated herein by reference in its entirety.
Divisions (2)
|
Number |
Date |
Country |
Parent |
09685978 |
Oct 2000 |
US |
Child |
10326496 |
Dec 2002 |
US |
Parent |
09414614 |
Oct 1999 |
US |
Child |
09685978 |
Oct 2000 |
US |