Claims
- 1. A multilayer ceramic device comprising:a first ceramic layer having a multilayer circuit pattern electrically connected through interlayer via holes; a second ceramic layer having a multilayer circuit pattern electrically connected through interlayer via holes, said second ceramic layer being layered on said first ceramic layer; and at least one bare semiconductor chip on a surface of said first ceramic layer that does not face said second ceramic layer, wherein said bare semiconductor chip includes an electrode part that faces said surface of said first ceramic layer and a top part which are coated with a sealing resin, said second ceramic layer has a land grid array terminal disposed on a surface of said second ceramic layer that does not face said first ceramic layer, and said first ceramic layer and said second ceramic layer have different dielectric constants.
- 2. A mobile terminal device comprising:a display; and a communication member having a multilayer ceramic device comprising: a first ceramic layer having a multilayer circuit pattern electrically connected through interlayer via holes; and a second ceramic layer having a multilayer circuit pattern electrically connected through interlayer via holes, said second ceramic layer being layered on said first ceramic layer; and at least one bare semiconductor chip having an electrode part and a top part, said bare semiconductor chip being mounted on a surface of said first ceramic layer that does not face said second ceramic layer, wherein said electrode part of said bare semiconductor chip faces said surface of said first ceramic layer, and said electrode part and said top part of said at least one bare semiconductor chip are coated with a sealing resin, said second ceramic layer has a land grid array terminal disposed on a surface of said second ceramic layer that does not face said first ceramic layer, and said first ceramic layer and said second ceramic layer have different dielectric constants.
- 3. A multilayer ceramic device comprising:a first ceramic layer having a recess and a multilayer circuit pattern electrically connected through interlayer via holes; a second ceramic layer having a multilayer circuit pattern electrically connected through interlayer via holes, said second ceramic layer being layered on said first ceramic layer; at least one bare semiconductor chip mounted on a bottom of the recess defined by said first ceramic layer, wherein said bare semiconductor chip includes an electrode part that faces the bottom of the recess, and a top part of said bare semiconductor chip is coated with a sealing resin; and a land grid array terminal disposed on a surface of said second ceramic layer that does not face said first ceramic layer.
- 4. A multilayer ceramic device comprising:a first ceramic layer having a multilayer circuit pattern electrically connected through interlayer via holes; a second ceramic layer having a multilayer circuit pattern electrically connected through interlayer via holes, said second ceramic layer being layered on said first ceramic layer; at least one bare semiconductor chip on a surface of said first ceramic layer that does not face said second ceramic layer; and a third ceramic layer having a multilayer circuit pattern electrically connected through interlayer via holes, said third ceramic layer being laminated on a surface of said second ceramic layer that does not face said first ceramic layer, wherein said bare semiconductor chip includes an electrode part that faces said surface of said first ceramic layer and a top Dart which are coated with a sealing resin, said third ceramic layer has a land grid array terminal disposed on a surface of said third ceramic layer that does not face said first ceramic layer, and said first ceramic layer has a dielectric constant of less than 10, said second ceramic layer has a dielectric constant of 10 or higher, and said third ceramic layer has a dielectric constant of less than 10.
- 5. A multilayer ceramic device comprising:a first ceramic layer having a multilayer circuit pattern electrically connected through interlayer via holes, a second ceramic layer having a multilayer circuit pattern electrically connected through interlayer via holes, said second ceramic layer being layered on said first ceramic layer; at least one bare semiconductor chip on a surface of said first ceramic layer that does not face said second ceramic layer; and a third ceramic layer having a multilayer circuit pattern electrically connected through interlayer via holes, wherein said bare semiconductor chip includes an electrode part that faces said surface of said first ceramic layer and a top part which are coated with a sealing resin, said third ceramic layer has a land grid array terminal disposed on a surface of said third ceramic layer that does not face said first ceramic layer, and said second ceramic layer is thicker than said first ceramic layer and said third ceramic layer.
- 6. A multilayer ceramic device comprising:a first ceramic layer having a recess at a top part thereof and a first multilayer circuit pattern electrically connected through interlayer via holes; a second ceramic layer having a second multilayer circuit pattern electrically connected through interlayer via holes, said second ceramic layer being layered on said first ceramic layer; and at least one bare semiconductor chip mounted on a bottom of the recess, wherein said at least one bare semiconductor chip includes an electrode part that faces the recess bottom, and a top of said at least one bare semiconductor chip is coated with a sealing resin.
- 7. A multilayer ceramic device comprising:a first ceramic layer having a recess at a top part thereof and a first multilayer circuit pattern electrically connected through interlayer via holes; a second ceramic layer having a second multilayer circuit pattern electrically connected through interlayer via holes, said second ceramic layer being layered on said first ceramic layer; at least one bare semiconductor chip mounted on a bottom of the recess, wherein said at least one bare semiconductor chip includes an electrode part that faces the recess bottom, and a top of said at least one bare semiconductor chip is coated with a sealing resin; and an array antenna formed by an electrode pattern disposed on a flat part on a surface of said first ceramic layer that does not face said second ceramic layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-192265 |
Jun 2000 |
JP |
|
Parent Case Info
This application is a division of Ser. No. 09/891,296 filed Jun. 27, 2001 now U.S. Pat. No. 6,570,469.
US Referenced Citations (14)
Foreign Referenced Citations (15)
Number |
Date |
Country |
0 794 616 |
Sep 1997 |
EP |
1 014 592 |
Jun 2000 |
EP |
1 094-538 |
Apr 2001 |
EP |
1-273390 |
Nov 1989 |
JP |
2-186662 |
Jul 1990 |
JP |
4-79601 |
Mar 1992 |
JP |
4-217335 |
Aug 1992 |
JP |
5-235689 |
Sep 1993 |
JP |
6-209168 |
Jul 1994 |
JP |
6-283619 |
Oct 1994 |
JP |
8-195645 |
Jul 1996 |
JP |
9-162692 |
Jun 1997 |
JP |
11-220262 |
Aug 1999 |
JP |
11-340416 |
Dec 1999 |
JP |
2001-168269 |
Jun 2001 |
JP |