Claims
- 1. A method for forming a multilayered laminate, comprising:
stacking a plurality of signal/power plane substructures to form a stack of signal/power plane substructures, wherein a dielectric material of an intervening dielectric layer insulatively separates each pair of successive signal/power plane substructures; positioning a first continuously conductive layer on a first dielectric layer, said first dielectric layer stacked on a first side of said stack of signal/power plane substructures; positioning a second continuously conductive layer on a second dielectric layer, said second dielectric layer stacked on a second side of said stack of signal/power plane substructures; and applying heat and/or pressure to the resultant stack of signal/power plane substructures and said first and second dielectric layers and said first and second continuously conductive layers to form said multilayered laminate.
- 2. The method of claim 1, wherein a subset of the plurality of signal/power plane substructures includes a 0S1P substructure and a 0S3P substructure.
- 3. The method of claim 1, wherein a subset of the plurality of signal/power plane substructures is selected from the group consisting of a 0S1P substructure and a 2S1P substructure, a 0S3P substructure and said 2S1P substructure, and said 0S1P substructure and said 0S3P substructure and said 2S1P substructure.
- 4. The method of claim 1, wherein a subset of the plurality of signal/power plane substructures includes a 0S3P substructure.
- 5. The method of claim 1, wherein said plurality of signal/power planes includes at least one 0S1P substructure, and wherein intervening dielectric layers immediately adjacent to opposite sides of each 0S1P substructure are laminated to each 0S1P substructure prior to stacking said stack of signal/power planes substructures.
- 6. The method of claim 1, wherein said first dielectric layer is applied to said first continuously conductive layer, and wherein said second dielectric layer is applied to said second continuously conductive layer prior to stacking said stack of signal/power planes substructures.
- 7. The method of claim 1, further comprising forming one or more plated through holes through said multilayered laminate.
- 8. The method of claim 1, further comprising:
forming microvias and conductive lands in said first continuously conductive layer and said first dielectric layer to form a first intermediate layer; and forming microvias and conductive lands in said second continuously conductive layer and said second dielectric layer to form a second intermediate layer.
- 9. The method of claim 8, further comprising:
forming one or more plated through holes through said multilayered laminate; laminating a first surface layer to said first intermediate layer; and forming microvias in said first surface layer, at least some of said microvias formed in said first surface layer conductively coupled to microvias and conductive lands of said first intermediate layer and to said plated through holes.
- 10. The method of claim 9, further comprising:
laminating a second surface layer to said second intermediate layer; and forming microvias in said second surface layer, at least some of said microvias formed in said second surface layer conductively coupled to microvias and conductive lands of said second intermediate layer and to said plated through holes.
- 11. The method of claim 2, wherein said first and second dielectric layers and said intervening dielectric layers each include a dielectric material selected from the group consisting of a photoimageable dielectric material, a pure resin material, an epoxy material, a glass-reinforced dielectric, an allylated polyphenylene ether resin and a silica filled polytetraflouroethylene resin, and wherein said first and second continuously conductive layers include a conductive material selected from the group consisting of copper, a copper alloy, or a copper-Invar-copper sandwich.
- 12. An electrical structure, comprising:
a multilayered laminate that includes in sequential order:
(a) a first intermediate layer having microvias and conductive lands; (b) a plurality of signal/power plane substructures, wherein a dielectric material of an intervening dielectric layer insulatively separates each pair of successive signal/power plane substructures; and (c) a second intermediate layer having microvias and conductive lands.
- 13. The electrical structure of claim 12, wherein a subset of the plurality of signal/power plane substructures includes a 0S1P substructure and a 0S3P substructure.
- 14. The electrical structure of claim 12, wherein a subset of the plurality of signal/power plane substructures is selected from the group consisting of a 0S1P substructure and a 2S1P substructure, a 0S3P substructure and said 2S1P substructure, and said 0S1P substructure and said 0S3P substructure and said 2S1P substructure.
- 15. The electrical structure of claim 12, wherein a subset of the plurality of signal/power plane substructures includes a 0S3P substructure.
- 16. The electrical structure of claim 12, further comprising one or more plated through holes through said multilayered laminate.
- 17. The electrical structure of claim 16, further comprising a first surface layer having microvias conductively coupled to said first intermediate layer, at least some of said microvias of said first surface layer conductively coupled to said microvias and said conductive lands of said first intermediate layer and to said plated through holes.
- 18. The electrical structure of claim 17, further comprising a second surface layer having microvias conductively coupled to said second intermediate layer, at least some of said microvias of said second surface layer conductively coupled to microvias and conductive lands of said second intermediate layer and to said plated through holes.
- 19. The electrical structure of claim 17, wherein an electronic device is conductively coupled to said first surface layer.
- 20. The electrical structure of claim 12, wherein at least some of said microvias of said first and second intermediate layer are conductively coupled to plated vias and signal planes of a first substructure of the plurality of signal/power plane substructures, and wherein the first substructure is selected from the group of substructures consisting of a 01SP substructure, a 0S3P substructure, and a 2S1P substructure.
Parent Case Info
[0001] This is a continuation-in-part of application Ser. No. 09/557,802 filed on Apr. 25, 2000.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09557802 |
Apr 2000 |
US |
Child |
10121821 |
Apr 2002 |
US |