Claims
- 1. A method for manufacturing semiconductor devices, comprising:
- a step of mounting a semiconductor chip on a lead frame, inserting said lead frame between facing flat surfaces of a cope and a drag constructing a mold, and forming a cavity by use of the flat surfaces of said mold, and frame portions, tie bars and outer leads of said lead frame;
- a step of injecting mold resin into said cavity and curing the same to form a package of mold resin; and
- a step of taking out said lead frame from said mold, cutting off peripheral portions of the resin mold of said lead frame to expose the same in an upper surface, lower surface and side surface of said package, thus forming the outer leads whose surfaces make substantially the same plane as upper, lower and side surfaces of said package.
- 2. A method for manufacturing semiconductor devices according to claim 1, further comprising a step of forming a runner and a gate for supplying the mold resin into said cavity in said mold or in the frame portion of said lead frame.
- 3. A method for manufacturing semiconductor devices according to claim 1, further comprising a step of forming a projecting portion which abuts against the cope of said mold and has substantially the same thickness as or slightly higher than the outer leads, tie bars, and frame portions of said lead frame on the drag of said mold.
- 4. A method for manufacturing semiconductor devices according to claim 1, wherein the height of a chip mounting portion and inner leads is less than that of said outer leads, tie bars, and frame portions and the height of said outer leads, tie bars, and frame portions is substantially the same.
- 5. A method for manufacturing semiconductor devices according to claim 2, wherein the height of a chip mounting portion and inner leads is less than that of said outer leads, tie bars, and frame portions and the height of said outer leads, tie bars, and frame portions is substantially the same.
- 6. A method for manufacturing semiconductor devices according to claim 3, wherein the height of a chip mounting portion and inner leads is less than that of said outer leads, tie bars, and frame portions and the height of said outer leads, tie bars, and frame portions is substantially the same.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-197938 |
Jul 1993 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 08/467,533, filed Jun. 7, 1995, U.S. Pat. No. 5,493,156 which is a continuation of application Ser. No. 08/273,323, filed Jul. 11, 1994, now abandoned.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4660127 |
Gunter |
Apr 1987 |
|
5134458 |
Tsutsumi et al. |
Jul 1992 |
|
5134773 |
LeMaire et al. |
Aug 1992 |
|
5299092 |
Yaguchi et al. |
Mar 1994 |
|
Foreign Referenced Citations (5)
Number |
Date |
Country |
60-7259 |
Jan 1985 |
JPX |
60-138929 |
Jul 1985 |
JPX |
60240153 |
Nov 1985 |
JPX |
3-173167 |
Jul 1991 |
JPX |
4-53252 |
Feb 1992 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
467533 |
Jun 1995 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
273323 |
Jul 1994 |
|