The invention relates to semiconductor structures and, more particularly, to self-aligned via interconnect structures and methods of manufacturing thereof.
Scaling of semiconductor devices is becoming ever more difficult in sub-22 nm technologies. For example, as structures continue to scale downward, via contact resistance becomes a performance limiting factor; that is, the via contact resistance becomes very high, particularly in back end of the line (BEOL) via interconnect structures.
By way of example, dual-damascene fill processes require PVD liner/barrier deposition. Due to the line width requirements in scaled technologies, e.g., sub 22 nm, the liner/barrier deposition will displace the primary conductor. As the PVD liner/barrier materials, e.g., TaN and Ta, have higher resistance than the primary conductors, e.g., Cu, dual-damascene fill processes have become a major contributor to increased contact resistance. This increased contact resistance, in turn, leads to decreased performance of the semiconductor device.
Also, as process technologies continue to shrink towards 14-nanometers (nm) and beyond, it is becoming difficult to build self-aligned fine pitch vias with current lithography processes. This is mainly due to the size of the underlying wiring lines, e.g., width of the underling wiring structure, as well as current capabilities of lithography tool optics for 32 nm and smaller dimension technologies.
In an aspect of the invention, a method includes forming a wiring structure in a dielectric material. The method further includes forming a cap layer over a surface of the wiring structure and the dielectric material. The method further includes forming an opening in the cap layer to expose a portion of the wiring structure. The method further includes selectively growing a metal or metal-alloy via interconnect structure material on the exposed portion of the wiring structure, through the opening in the cap layer. The method further includes forming an upper wiring structure in electrical contact with the metal or metal-alloy via interconnect structure.
In an aspect of the invention, a method includes: forming a wiring structure within a dielectric material; forming a dielectric masking layer over the wiring structure and the dielectric material; forming an opening in the dielectric masking layer, exposing a portion of the wiring structure; overfilling the opening with metal or metal-alloy material to form a via interconnect structure in direct electrical contact with the wiring structure; and forming an upper wiring structure in electrical contact with the via interconnect structure, within a trench formed in an upper dielectric material.
In an aspect of the invention, a method includes: forming a wiring structure in a dielectric layer; depositing a dielectric cap layer over the wiring structure and the dielectric layer; etching an opening in the dielectric layer, exposing a surface of the wiring structure; forming a self-aligned via interconnect structure in direct electrical contact with the metal material of the wiring structure by overfilling the opening with a metal or metal-alloy growth process; depositing an interlevel dielectric material over the self-aligned via interconnect structure and the dielectric cap layer; etching a trench within the interlevel dielectric material to expose one or more surfaces of the self-aligned via interconnect structure; depositing a barrier material and liner material over the exposed one or more surfaces of the self-aligned via interconnect structure and on sidewalls of the trench; and electroplating a metal or metal-alloy material on the liner material to complete formation of an upper wiring structure, in electrical contact with the via interconnect structure.
In an aspect of the invention, a structure includes a self-aligned cobalt interconnect structure between and in electrical contact with an upper wiring layer and a lower wiring layer. The self-aligned cobalt interconnect structure is an overgrowth of cobalt within an opening of a dielectric cap material on the lower wiring layer.
The present invention is described in the detailed description which follows, in reference to the noted plurality of drawings by way of non-limiting examples of exemplary embodiments of the present invention.
a and 2b-6 show structures and respective processing steps in accordance with aspects of the present invention; and
The invention relates to semiconductor structures and, more particularly, to self-aligned via interconnect structures and methods of manufacturing thereof. More specifically, the present invention relates to self-aligned inverted via interconnect structures formed with selective CVD cobalt processes, which are self-aligned to underlying metal wiring structures. In embodiments, the self-aligned inverted via interconnect, e.g., cobalt via, is formed between an upper copper wiring structure and a lower copper wiring structure; although, other materials are also contemplated for use with the wiring structures. In embodiments, the self-aligned inverted via interconnect structure can be deposited by a selective metal growth process formed through a via in a dielectric cap layer formed over the upper wiring structure. In embodiments, the selective metal growth process is a selective cobalt growth process, which overfills the opening in the dielectric cap layer and can even be allowed to grow laterally on the surface of the dielectric cap layer.
In embodiments, the self-aligned inverted via interconnect structure introduces minimal interfacial resistance to the underlying wiring level. This is due to the fact that the self-aligned inverted via interconnect structure does not require a barrier material and a liner material at the interface with the underlying wiring structure. That is, by using the self-aligned inverted via interconnect structure, it is now possible to eliminate the liner/barrier interface between the via and underlying wire structure. Moreover, the self-aligned inverted via interconnect structure does not displace any primary conductive material in a via and, in fact, increases a contact area with an upper wiring structure, hence reducing the interfacial resistance with the upper wiring structure.
The self-aligned inverted via interconnect structure can be manufactured in a number of ways using a number of different tools. In general, though, the methodologies and tools are used to form structures with dimensions in the micrometer and nanometer scale. The methodologies, i.e., technologies, employed to manufacture the optimized wires have been adopted from integrated circuit (IC) technology. For example, the structures, e.g., self-aligned inverted via interconnect structure, are built on wafers and are realized in films of material patterned by photolithographic processes on the top of a wafer. In particular, the fabrication of the self-aligned inverted via interconnect structure uses three basic building blocks: (i) deposition of thin films of material on a substrate, (ii) applying a patterned mask on top of the films by photolithographic imaging, and (iii) etching the films selectively to the mask.
A barrier/liner material 16′ is formed within the opening. In embodiments, the barrier/liner material 16′ can be a combination of a barrier metal or metal alloy material and a liner metal or metal alloy material. In embodiments, the barrier/liner material 16′ is deposited using either plasma vapor deposition (PVD), chemical vapor deposition (CVD) or atomic layer deposition (ALD) processes. The PVD process provides a dense layer of barrier/liner material 16′, thus providing significantly improved barrier performance due to increased barrier density. Specifically, compared to CVD or ALD processes, in PVD processes, the copper fill will not leak into the interlevel dielectric layer thereby preventing time-dependent dielectric breakdown TDDB. Also, due to the increased barrier density, oxygen will not leak into the copper fill thereby decreasing interconnect resistance and increasing via interconnect and wiring structure lifetime.
In embodiments, the barrier material can be TaN or TiN with the liner material being Ta or Ti, respectively, or Co. A seed layer is deposited on the barrier/liner material 16′ followed by a deposition of wiring metal to form the wiring structure 14. By way of example, a seed layer of copper can be deposited using a PVD process, followed by an electroplating of copper material (both of represented at reference numeral 16″). In embodiments, other metal materials can also be used for the wiring structure 14.
Still referring to
In embodiments, the cap layer 18 is a thin dielectric hard mask layer of, e.g., SiN or SiNC; although other capping materials are also contemplated by the present invention. The thin dielectric hard mask layer can have a thickness of about 25 nm or less, by way of one non-limiting illustrative example. In embodiments, the cap layer 18 can be deposited using a conventional chemical vapor deposition (CVD) process. An opening 20 is formed in the cap layer 18 using conventional lithography and etching processes, e.g., a wet etching process. As shown in
In
By utilizing the processes described herein, it is no longer necessary to form a barrier/liner material at the interface between the wiring structure 14 and the self-aligned inverted via interconnect structure 22. By not using the barrier/liner material, the structure, e.g., self-aligned inverted via interconnect structure 22 and underlying metal wiring structure, will exhibit decreased contact resistance. Also, advantageously, the self-aligned inverted via interconnect structure 22 can be used to prevent electromigration, e.g., the transport of material caused by the gradual movement of ions in a conductor due to the momentum transfer between conducting electrons and diffusing metal atoms. In fact, the self-aligned inverted via interconnect structure 22 can prevent two types of failure modes for via interconnect structures and wiring structures: (i) via depletion; and (ii) line depletion. Via depletion occurs when electrons flow from a wiring line below into the via interconnect structure above. On the other hand, line depletion occurs when electrons flow from the via interconnect structure down to the wiring line below.
In
In
In
In this way, the upper wiring structure 28 is self-aligned with the self-aligned inverted via interconnect structure 22, with an increased contact surface area (compared to conventional structures). This increased contact surface area will reduce the interfacial resistance with the upper wiring structure 28 (i.e., an inverted via-gouging approach). Also, the barrier/liner material 26 at the interface between the wiring structure 28 and the self-aligned inverted via interconnect structure 22 will minimize electromigration. Moreover, the surface contact areas can be adjusted by forming a deeper opening (trench) 24a as described with respect to
Also, by adjusting the depth of the opening (trench) 24a, a contact area between the wiring structure 28 and the self-aligned inverted via interconnect structure 22 can be increased. For example, as further shown in
The method(s) as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Number | Name | Date | Kind |
---|---|---|---|
4764484 | Mo | Aug 1988 | A |
4996133 | Brighton et al. | Feb 1991 | A |
5063169 | De Bruin et al. | Nov 1991 | A |
5783485 | Ong et al. | Jul 1998 | A |
6180523 | Lee et al. | Jan 2001 | B1 |
6245670 | Cheung et al. | Jun 2001 | B1 |
6271084 | Tu et al. | Aug 2001 | B1 |
6326300 | Liu et al. | Dec 2001 | B1 |
6342733 | Hu et al. | Jan 2002 | B1 |
6406939 | Lin | Jun 2002 | B1 |
6440842 | Chang | Aug 2002 | B1 |
6452276 | Cohen et al. | Sep 2002 | B1 |
6551915 | Lin et al. | Apr 2003 | B2 |
6565785 | Ishikawa | May 2003 | B1 |
6603203 | Amanuma | Aug 2003 | B2 |
6624018 | Yu et al. | Sep 2003 | B1 |
6876079 | Aoyama | Apr 2005 | B2 |
7045896 | Ahn | May 2006 | B2 |
7163887 | Kudo et al. | Jan 2007 | B2 |
7332813 | Ueno | Feb 2008 | B2 |
7339273 | Kameyama et al. | Mar 2008 | B2 |
7381637 | Cooney, III et al. | Jun 2008 | B2 |
7470619 | Chen et al. | Dec 2008 | B1 |
7476618 | Kilpela et al. | Jan 2009 | B2 |
7485967 | Kameyama et al. | Feb 2009 | B2 |
7598616 | Yang et al. | Oct 2009 | B2 |
7732925 | Okayama et al. | Jun 2010 | B2 |
7867891 | O'Brien et al. | Jan 2011 | B2 |
7898037 | Chuang et al. | Mar 2011 | B2 |
8368220 | Lu | Feb 2013 | B2 |
8377722 | Goulet et al. | Feb 2013 | B2 |
8409963 | Dellis et al. | Apr 2013 | B2 |
8420254 | Zhu et al. | Apr 2013 | B2 |
8420438 | Hynecek et al. | Apr 2013 | B2 |
8422295 | Lin et al. | Apr 2013 | B1 |
8426294 | Lung et al. | Apr 2013 | B2 |
8427200 | Or-Bach | Apr 2013 | B2 |
8431480 | Noguchi et al. | Apr 2013 | B2 |
8441038 | Trimberger | May 2013 | B1 |
8466269 | Darzins et al. | Jun 2013 | B2 |
RE44376 | Shiau et al. | Jul 2013 | E |
8476138 | Chakihara et al. | Jul 2013 | B2 |
8481405 | Arriagada et al. | Jul 2013 | B2 |
8481977 | Beeson et al. | Jul 2013 | B2 |
8485418 | Eldridge et al. | Jul 2013 | B2 |
8492168 | Srinivasan et al. | Jul 2013 | B2 |
8492886 | Or-Bach et al. | Jul 2013 | B2 |
8501304 | Stoykovich et al. | Aug 2013 | B2 |
8502979 | Levy et al. | Aug 2013 | B2 |
8506984 | Cook et al. | Aug 2013 | B2 |
8513738 | Campi, Jr. et al. | Aug 2013 | B2 |
8535108 | Umeda et al. | Sep 2013 | B2 |
8536058 | Kostamo et al. | Sep 2013 | B2 |
8536497 | Kim | Sep 2013 | B2 |
8541176 | Pamula et al. | Sep 2013 | B2 |
8541819 | Or-Bach et al. | Sep 2013 | B1 |
8552571 | Hosseini et al. | Oct 2013 | B2 |
8557272 | Zhao | Oct 2013 | B2 |
8557632 | Or-Bach et al. | Oct 2013 | B1 |
8562078 | Burns et al. | Oct 2013 | B2 |
8563396 | Purushothaman et al. | Oct 2013 | B2 |
8563501 | Wagner et al. | Oct 2013 | B2 |
8564575 | Yamazaki et al. | Oct 2013 | B2 |
8569810 | Yu et al. | Oct 2013 | B2 |
8569946 | Song et al. | Oct 2013 | B2 |
8574615 | Tenney et al. | Nov 2013 | B2 |
8574929 | Or-Bach et al. | Nov 2013 | B1 |
8575021 | Boussie et al. | Nov 2013 | B2 |
8581398 | Arriagada et al. | Nov 2013 | B2 |
8584703 | Kobrin et al. | Nov 2013 | B2 |
8585753 | Scanlon et al. | Nov 2013 | B2 |
8586473 | Tanwar et al. | Nov 2013 | B1 |
8610099 | Vereen et al. | Dec 2013 | B2 |
8611142 | Nakamura et al. | Dec 2013 | B2 |
8613889 | Pollack et al. | Dec 2013 | B2 |
8614145 | Hummler | Dec 2013 | B2 |
8617190 | Gifford, III et al. | Dec 2013 | B2 |
8617981 | Noguchi et al. | Dec 2013 | B2 |
8618221 | Nealey et al. | Dec 2013 | B2 |
8618795 | Nagarkar et al. | Dec 2013 | B1 |
8623758 | Ryan et al. | Jan 2014 | B1 |
8636323 | Prince-Wright et al. | Jan 2014 | B2 |
8642416 | Or-Bach et al. | Feb 2014 | B2 |
8649127 | Fuji et al. | Feb 2014 | B2 |
8652962 | Singh et al. | Feb 2014 | B2 |
8659944 | Hung et al. | Feb 2014 | B2 |
8664042 | Or-Bach et al. | Mar 2014 | B2 |
8669176 | Tanwar | Mar 2014 | B1 |
8669778 | Or-Bach et al. | Mar 2014 | B1 |
8674470 | Or-Bach et al. | Mar 2014 | B1 |
8679587 | Chang et al. | Mar 2014 | B2 |
8685215 | Miller et al. | Apr 2014 | B2 |
8686428 | Sekar et al. | Apr 2014 | B1 |
8703597 | Sekar et al. | Apr 2014 | B1 |
8709880 | Or-Bach et al. | Apr 2014 | B2 |
8710500 | Chan et al. | Apr 2014 | B2 |
8742086 | Darzins et al. | Jun 2014 | B2 |
8742249 | Moslehi | Jun 2014 | B2 |
8742476 | Or-Bach et al. | Jun 2014 | B1 |
8749057 | Goulet et al. | Jun 2014 | B2 |
8754533 | Or-Bach et al. | Jun 2014 | B2 |
8759976 | Edelstein et al. | Jun 2014 | B2 |
8766372 | Kuhn et al. | Jul 2014 | B2 |
8790966 | Zhang et al. | Jul 2014 | B2 |
8803206 | Or-Bach et al. | Aug 2014 | B1 |
8896068 | Mayuzumi | Nov 2014 | B2 |
8921150 | Lu et al. | Dec 2014 | B2 |
9123785 | Duong et al. | Sep 2015 | B1 |
9397045 | Peng et al. | Jul 2016 | B2 |
9514983 | Jezewski et al. | Dec 2016 | B2 |
10128184 | Li et al. | Nov 2018 | B2 |
20010038115 | Amanuma | Nov 2001 | A1 |
20010045662 | Kajita et al. | Nov 2001 | A1 |
20020013045 | Palmans et al. | Jan 2002 | A1 |
20020058405 | Huang et al. | May 2002 | A1 |
20020106887 | Chang | Aug 2002 | A1 |
20030008497 | Lin et al. | Jan 2003 | A1 |
20030071355 | Dubin et al. | Apr 2003 | A1 |
20050170632 | Shim | Aug 2005 | A1 |
20050245068 | Gambino et al. | Nov 2005 | A1 |
20060211235 | Usami | Sep 2006 | A1 |
20080024614 | Li et al. | Jan 2008 | A1 |
20080061403 | He et al. | Mar 2008 | A1 |
20080064221 | Han et al. | Mar 2008 | A1 |
20080081466 | Matsuo et al. | Apr 2008 | A1 |
20080197499 | Yang et al. | Aug 2008 | A1 |
20080246148 | Won et al. | Oct 2008 | A1 |
20080308944 | XiangHui et al. | Dec 2008 | A1 |
20090026659 | Vontell, Sr. et al. | Jan 2009 | A1 |
20090184400 | Chen et al. | Jul 2009 | A1 |
20090250815 | Yang et al. | Oct 2009 | A1 |
20090266590 | Aoi | Oct 2009 | A1 |
20090278228 | Hsu et al. | Nov 2009 | A1 |
20090302477 | Shor et al. | Dec 2009 | A1 |
20100261345 | Na | Oct 2010 | A1 |
20100295188 | Han et al. | Nov 2010 | A1 |
20100327445 | Filippi et al. | Dec 2010 | A1 |
20110042752 | Mayuzumi | Feb 2011 | A1 |
20110163449 | Kelly et al. | Jul 2011 | A1 |
20110193085 | Goulet et al. | Aug 2011 | A1 |
20120142188 | Lu et al. | Jun 2012 | A1 |
20120153483 | Akolkar et al. | Jun 2012 | A1 |
20130015581 | Wann et al. | Jan 2013 | A1 |
20130043591 | Yang et al. | Feb 2013 | A1 |
20130082393 | Kawamura | Apr 2013 | A1 |
20140183738 | Jezewski et al. | Jul 2014 | A1 |
20140264926 | Wu et al. | Sep 2014 | A1 |
20150270215 | Peng et al. | Sep 2015 | A1 |
20160163587 | Backes et al. | Jun 2016 | A1 |
20160197013 | Backes et al. | Jul 2016 | A1 |
20160197038 | Backes et al. | Jul 2016 | A1 |
Entry |
---|
US 6,368,220 B1, 02/2013, Lu et al. (withdrawn) |
Notice of Allowance dated Mar. 17, 2020 in related U.S. Appl. No. 14/563,554, 9 pages. |
“List of IBM Patents or Patent Applications Treated as Related” 1 page, dated Jul. 2, 2019. |
Office Action dated Jul. 3, 2019 in related U.S. Appl. No. 14/563,554, 21 pages. |
Final Office Action dated Nov. 20, 2019 in related U.S. Appl. No. 14/563,554, 21 pages. |
Office Action dated Mar. 30, 2021 in related U.S. Appl. No. 15/070,231, 15 pages. |
Final Office Action dated Jul. 21, 2021 in related U.S. Appl. No. 15/070,231, 17 pages. |
Number | Date | Country | |
---|---|---|---|
20190326170 A1 | Oct 2019 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14563554 | Dec 2014 | US |
Child | 15070242 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15070242 | Mar 2016 | US |
Child | 16460250 | US |