Claims
- 1. A semiconductor device comprising:
a semiconductor chip having a main surface, and a plurality of external terminals; an elastic layer provided over the main surface of the semiconductor chip; and a wiring substrate provided over the elastic layer and comprising an insulating substrate, a plurality of wirings and a plurality of bump lands, wherein each of the elastic layer and the insulating substrate has a central portion and a peripheral protrusion, the central portion corresponds to the part thereof disposed over the main surface of the semiconductor chip, and the peripheral protrusion corresponds to the part thereof disposed over the main surface of the semiconductor chip, and the peripheral protrusion corresponds to the peripheral part thereof extended outwardly from the peripheral circumference of the main surface of the semiconductor chip, wherein the plurality of wirings and the plurality of bump lands are arranged on the central portion of the insulating substrate, and wherein the plurality of bump lands are electrically connected with the plurality of external terminals through the plurality of wirings.
- 2. A semiconductor device according to claim 1, wherein a plurality of bump electrodes are formed on the plurality of bump lands, respectively.
- 3. A semiconductor device according to claim 1, wherein the plurality of external terminals and a plurality of semiconductor elements are formed on the main surface of the semiconductor chip.
- 4. A semiconductor device according to claim 3, wherein an opening is provided in the elastic layer and in the insulating substrate over the plurality of external terminals, and further comprising:
a plurality of flexible leads electrically connecting the plurality of wirings and the plurality of external terminals in the opening.
- 5. A semiconductor device according to claim 4, wherein the plurality of wirings and the plurality of bump lands are dispersed at both of opposing sides of the opening on the central portions.
- 6. A semiconductor device according to claim 5, wherein a plurality of bump electrodes are formed on the plurality of bump lands, respectively.
- 7. A semiconductor device according to claim 6, wherein the peripheral protrusion of the insulating substrate is protruding outwardly from that of the elastic layer.
- 8. A semiconductor device according to claim 7, wherein the insulating substrate comprises polyimide resin film.
- 9. A semiconductor device according to claim 1, wherein the peripheral protrusion of the insulating substrate is protruding outwardly from that of the elastic layer.
- 10. A semiconductor device according to claim 8, wherein the insulating substrate comprises polyimide resin film.
- 11. A semiconductor device according to claim 5, wherein the opening has an elongated shape corresponding to arrangement of the plurality of external terminals.
- 12. A semiconductor device according to claim 11, wherein the plurality of external terminals are arranged in a row or column centrally on the main surface of the semiconductor chip.
- 13. A semiconductor device according to claim 12, wherein a plurality of bump electrodes are formed on the plurality of bump lands, respectively.
- 14. A semiconductor device comprising:
a semiconductor chip having a quadrangular main surface, and a plurality of external terminals; an elastic layer provided over the main surface of the semiconductor chip; a wiring substrate provided over the elastic layer and comprising an insulating substrate, a plurality of wirings and a plurality of bump lands, wherein each of the elastic layer and the insulating substrate has a central portion and a peripheral protrusion, the central portion corresponds to the part thereof over the main surface of the semiconductor chip, and the peripheral protrusion corresponds to the peripheral part thereof extended outwardly from all sides of the quadrangular main surface of the semiconductor chip, and wherein the plurality of bump lands are electrically connected with the plurality of external terminals through the plurality of wirings.
- 15. A semiconductor device according to claim 14, wherein the plurality of external terminals and a plurality of semiconductor elements are formed on the main surface of the semiconductor chip.
- 16. A semiconductor device according to claim 15, wherein an opening is provided in the elastic layer and in the insulating substrate over the plurality of external terminals, and further comprising:
a plurality of flexible leads electrically connecting the plurality of wirings and the plurality of external terminals in the opening.
- 17. A semiconductor device according to claim 16, wherein a plurality of bump electrodes are formed on the plurality of bump lands, respectively.
- 18. A semiconductor device according to claim 14, wherein a plurality of bump electrodes are formed on the plurality of bump lands, respectively.
- 19. A semiconductor device comprising:
a semiconductor chip having a main surface, a rear surface and a peripheral surface, at an end side of the chip, extending between the main and rear surfaces, a plurality of semiconductor elements and a plurality of external terminals being provided on the main surface; an elastic layer provided over the main surface of the semiconductor chip, the elastic layer having a peripheral circumference provided outside of the peripheral surface of the semiconductor chip; a wiring substrate provided over the elastic layer and comprising an insulating tape and a plurality of leads, wherein the insulating tape has a peripheral circumference provided outside of the peripheral circumference of the elastic layer, and wherein the plurality of leads are formed on one surface of the insulating tape, each of the leads having a first portion formed on a top surface of the insulating tape and a second portion electrically connected to a corresponding one of the external terminals; and a plurality of bump electrodes being formed on the first portions of the leads, respectively.
- 20. A semiconductor device according to claim 19, wherein the plurality of external terminals are arranged as at least one of the row and column on the main surface of the semiconductor chip.
- 21. A semiconductor device according to claim 19, wherein an opening is provided at least in the elastic layer conforming to arrangement of the plurality of external terminals.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-66637 |
Mar 1996 |
JP |
|
Parent Case Info
[0001] This is a continuation of U.S. Ser. No. 09/449,834, filed Nov. 26, 1999, which, in turn, is a continuation of U.S. Ser. No. 08/822,833, filed Mar. 21, 1997, and the disclosures of which are incorporated herein by reference.
Continuations (2)
|
Number |
Date |
Country |
Parent |
09449834 |
Nov 1999 |
US |
Child |
09765376 |
Jan 2001 |
US |
Parent |
08822833 |
Mar 1997 |
US |
Child |
09449834 |
Nov 1999 |
US |