Claims
- 1. A semiconductor device comprising:
a semiconductor chip having a plurality of external terminals; a wiring substrate having a plurality of wirings and a plurality of broad wiring portions, wherein the wiring substrate is disposed over the semiconductor chip, and has an opening positioned over the plurality of external terminals; a first group of plural leads projecting inward of the opening, connecting the external terminals; and a second group of plural leads projecting inward of the opening, not connecting the external terminals in the opening, wherein the first and second groups of plural leads are connected with the plurality of broad wiring portions via the plurality of wirings, respectively, and wherein the plurality of broad wiring portions are wider than the plurality of wirings and the first and second groups of plural leads, respectively.
- 2. A semiconductor device according to claim 1, further comprising:
an elastic layer positioned between the wiring substrate and the semiconductor chip, wherein the elastic layer has an opening positioned over the external terminals.
- 3. A semiconductor device according to claim 1, further comprising:
a plurality of bump electrodes positioned respectively on a plurality of broad wiring portions connecting respectively with the first group of plural leads via the plurality of wirings.
- 4. A semiconductor device according to claim 1, further comprising:
a plurality of bump electrodes positioned respectively on the plurality of broad wiring portions.
- 5. A semiconductor device according to claim 1, wherein the plurality of broad wiring portions which are connected respectively with the second group of plural leads via the plurality of wirings are further connected with one of the first group of plural leads via the plurality of wirings.
- 6. A semiconductor device according to claim 1, wherein a plurality of broad wiring portions connected respectively with one of the second group of plural leads via the plurality of wirings are further connected with another one of the second group of plural leads.
- 7. A semiconductor device according to claim 1, wherein interval pitch of a plurality of broad wiring portions connected respectively with the first group of plural leads via the plurality of wirings is larger than that of the first group of plural leads.
- 8. A semiconductor device according to claim 1, wherein a distance between a plurality of broad wiring portions connecting respectively with the first group of plural leads via the plurality of wirings and an edge of the opening is different from a distance between a plurality of broad wiring portions connected respectively with the second group of plural leads via the plurality of wirings and an edge of opening.
- 9. A semiconductor device according to claim 1,
wherein the opening has a first edge portion and a second edge portion, opposed to the first edge portion, and wherein part of the first group of plural leads are protruding from the first edge and another part of the first group of plural leads are protruding from the second edge.
- 10. A semiconductor device according to claim 9, wherein part of the second group of plural leads are protruding from the first edge, and another part of the second group of plural leads are protruding from the second edge.
- 11. A semiconductor device according to claim 10, wherein the part of the first group of plurality of leads protruding from the first edge are opposing to the other part of the second group of plural leads protruding from the second edge, and
wherein the other part of the first group of plural leads protruding from the second edge are opposing to the part of the second group of plural leads protruding from the first edge.
- 12. A semiconductor device comprising:
a semiconductor chip having a plurality of external terminals; a wiring substrate including a plurality of wirings, and a plurality of bump lands, the wiring substrate being disposed over the semiconductor chip; a plurality of bump electrodes positioned on individual ones of the bump lands, respectively; an elastic layer positioned between the wiring substrate and the semiconductor chip, wherein an opening formed in the wiring substrate and the elastic layer is positioned over the plurality of external terminals, a first group of plural leads projecting inward of the opening, connecting the external terminals; and a second group of plural leads projecting inward of the opening, not connecting the external terminals in the opening, wherein the first and second groups of plural leads are connected respectively with the plurality of bump lands via the plurality of wirings.
- 13. A semiconductor device according to claim 12, wherein the bump lands are wider than the wirings.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-66637 |
Mar 1996 |
JP |
|
Parent Case Info
[0001] This is a continuation of U.S. Ser. No. 09/449,834, filed Nov. 26, 1999, which, in turn, is a continuation of U.S. Ser. No. 08/822,833, filed Mar. 21, 1997, and the disclosures of which are incorporated herein by reference.
Continuations (2)
|
Number |
Date |
Country |
Parent |
09449834 |
Nov 1999 |
US |
Child |
09770493 |
Jan 2001 |
US |
Parent |
08822833 |
Mar 1997 |
US |
Child |
09449834 |
Nov 1999 |
US |