Claims
- 1. A semiconductor device comprising:
a semiconductor chip having a main surface of quadrilateral shape, a plurality of semiconductor elements being formed on the main surface of the semiconductor chip; a row of external terminals formed along one side of the main surface of the semiconductor chip; a wiring substrate having a plurality of wirings and disposed over the main surface of the semiconductor chip; a plurality of bump electrodes provided on the wiring substrate over the main surface of the semiconductor chip, and electrically connected to the external terminals through the wirings, respectively; a frame body positioned along said one side of the main surface of the semiconductor chip and spaced outwardly from the row of external terminals; and a sealant sealing a spacing between the frame body and the wiring substrate along with the row of external terminals and a side surface of the semiconductor chip, and being contacted with the frame body.
- 2. Semiconductor device according to claim 1, further comprising:
an elastic layer positioned between the plurality of bump electrodes and the main surface of the semiconductor chip.
- 3. A semiconductor device according to claim 1, wherein the frame body is comprised of an elastic layer.
- 4. A semiconductor device according to claim 1, wherein the frame body is formed monolithically with the wiring substrate.
- 5. A semiconductor device according to claim 1, wherein said wiring substrate is comprised of flexible tape.
- 6. A semiconductor device according to claim 1, wherein the frame body is thicker than the wiring substrate.
- 7. A semiconductor device according to claim 1, wherein the sealant is formed by potting method.
- 8. A semiconductor device comprising:
a semiconductor chip having a main surface of quadrilateral shape, a plurality of semiconductor elements being formed on the main surface of the semiconductor chip; a row of external terminals formed along a first side of the main surface of the semiconductor chip; a wiring substrate having a plurality of wirings and disposed over the main surface of the semiconductor chip; a plurality of bump electrodes provided on the wiring substrate over the main surface of the semiconductor chip, and electrically connected to the external terminals through the wirings, respectively; an insulating member positioned along the first side of the main surface of the semiconductor chip and spaced outwardly from the row of external terminals; and a sealant sealing a spacing between the insulating member and the wiring substrate along with the row of external terminals and a side surface of the semiconductor chip, and being contacted with the frame body.
- 9. A semiconductor device comprising:
a semiconductor chip having a main surface including one part covering a first area thereof and another part covering a second area thereof, a plurality of semiconductor elements being formed on the main surface of the semiconductor chip; a row of external terminals formed between the first area and the second area on the main surface of the semiconductor chip; a flexible wiring substrate comprising a wiring base substrate and a plurality of wirings over the main surface of the semiconductor chip; a first array of bump electrodes positioned over the first area of the main surface of the semiconductor chip on the flexible wiring substrate; a second array of bump electrodes positioned over the second area of the main surface of the semiconductor chip on the flexible wiring substrate; and a plurality of bonding wires electrically connecting the row of external terminals with the plurality of wirings, respectively, wherein the bump electrodes are electrically connected to corresponding ones of the row of external terminals through the plurality of wirings and the plurality of bonding wires, respectively.
- 10. A semiconductor device according to claim 9, wherein the plurality of wirings are isolated from the main surface of the semiconductor chip by the flexible base substrate.
- 11. A semiconductor device according to claim 9, wherein the wiring base substrate is positioned between the plurality of wirings and the main surface of the semiconductor chip.
- 12. A semiconductor device according to claim 9,
wherein the flexible wiring substrate has an opening, and wherein the plurality of bonding wires electrically connect the row of external terminals with the plurality of wirings through the opening, respectively.
- 13. A semiconductor device according to claim 12, wherein the opening in the flexible wiring substrate is positioned centrally over the main surface of the semiconductor chip.
- 14. A semiconductor device according to claim 12, further comprising a sealant sealing the opening, the row of external terminals and the plurality of bonding wires.
- 15. A semiconductor device according to claim 9, wherein the wiring base substrate is comprised of polyimide tape.
- 16. A semiconductor device according to claim 9, wherein the plurality of bonding wires are comprised of Au wires.
- 17. A semiconductor device according to claim 9, further comprising an elastic layer positioned between each of the bump electrodes and the main surface of the semiconductor chip.
- 18. A semiconductor device according to claim 9, wherein the plurality of bonding wires are bonded with corresponding ones of the plurality of wirings and corresponding ones of the row of external terminals, respectively.
- 19. A semiconductor device according to claim 9, wherein the plurality of wirings are positioned on both sides of the row of external terminals, and the plurality of bonding wires are bonded with the wirings on each of the sides of the row of external terminals.
- 20. A semiconductor device according to claim 9,
wherein the first array of bump electrodes is comprised of a first row of bump electrodes and a second row of bump electrodes positioned between the first row of bump electrodes and the row of external terminals, and wherein the second array of bump electrodes is comprised of a third row of bump electrodes and a fourth row of bump electrodes positioned between the third row of bump electrodes and the row of external terminals.
- 21. A semiconductor device comprising:
a semiconductor chip having a plurality of semiconductor elements on a main surface of the semiconductor chip; a plurality of external terminals on the main surface of the semiconductor chip; a wiring substrate having a first surface, a second surface opposed to the first surface and a plurality of leads, the wiring substrate being positioned at the periphery of the semiconductor chip; a plurality of bump electrodes provided on the first surface of the wiring substrate, electrically connected to the plurality of external terminals through the plurality of leads, respectively; and a substrate positioned over the second surface of the wiring substrate and overlapped with the plurality of bump electrodes, in a plan view.
- 22. A semiconductor device according to claim 21, wherein the plurality of bump electrodes are comprised of a first row of bump electrodes and a second row of bump electrodes positioned between the first row of bump electrodes and the semiconductor chip.
- 23. A semiconductor device according to claim 21, further comprising a sealant sealing the plurality of external terminals, the side surface of the semiconductor ship and a gap existing between the wiring substrate and the semiconductor chip.
- 24. A semiconductor device according to claim 23, wherein the plurality of leads electrically connect the plurality of external terminals and the plurality of bump electrodes through the gap between the wiring substrate and the semiconductor chip.
- 25. A semiconductor device according to claim 21,
wherein the wiring substrate has a wiring substrate base and the substrate is disposed as a support ring around a peripheral edge of the semiconductor chip, and wherein the plurality of leads are insulated from the support ring by the wiring substrate base.
- 26. A semiconductor device according to claim 21, wherein the wiring substrate has a wiring substrate base positioned between the plurality of leads and the substrate.
- 27. A semiconductor device according to claim 21, wherein the plurality of external terminals are positioned along the periphery of the main surface of the semiconductor chip.
- 28. A semiconductor device comprising:
a semiconductor chip having a plurality of semiconductor elements on the main surface of the semiconductor chip; a plurality of external terminals on the main surface of the semiconductor chip; a wiring substrate having a first surface, a second surface opposed to the first surface and a plurality of leads, the wiring substrate being positioned at the periphery of the semiconductor chip; a plurality of bump electrodes positioned on the first surface of the wiring substrate, electrically connected to the plurality of external terminals through the leads, respectively; and a supporting member positioned over the second surface of the wiring substrate and overlapped with the plurality of bump electrodes, in a plan view.
- 29. A semiconductor device according to claim 28, wherein the plurality of bump electrodes are comprised of a first row of bump electrodes and a second row of bump electrodes positioned between the first row of bump electrodes and the semiconductor chip.
- 30. A semiconductor device according to claim 28, further comprising a sealant sealing the plurality of external terminals, the side surface of the semiconductor chip and a gap existing between the wiring substrate and the semiconductor chip.
- 31. A semiconductor device according to claim 30, wherein the plurality of leads electrically connect the plurality of external terminals and the plurality of bump electrodes through the gap between the wiring substrate and the semiconductor chip.
- 32. A semiconductor device according to claim 12,
wherein the wiring substrate has a wiring substrate base, and wherein the plurality of leads are insulated form the supporting member by the wiring substrate base.
- 33. A semiconductor device according to claim 32, wherein the supporting member is comprised of a support ring.
- 34. A semiconductor device according to claim 28, wherein the wiring substrate has a wiring substrate base positioned between the plurality of leads and the supporting member.
- 35. A semiconductor device according to claim 28, wherein the plurality of external terminals are positioned along the periphery of the main surface of the semiconductor chip.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-66637 |
Mar 1996 |
JP |
|
Parent Case Info
[0001] This is a continuation of U.S. Ser. No. 09/449,834, filed Nov. 26, 1999, which, in turn, is a continuation of U.S. Ser. No. 08/822,833, filed Mar. 21, 1997, and the disclosures of which are incorporated herein by reference.
Continuations (2)
|
Number |
Date |
Country |
Parent |
09449834 |
Nov 1999 |
US |
Child |
09771670 |
Jan 2001 |
US |
Parent |
08822833 |
Mar 1997 |
US |
Child |
09449834 |
Nov 1999 |
US |