Claims
- 1. A semiconductor device comprising:a semiconductor chip having a plurality of semiconductor elements and a plurality of external terminals formed in a main surface thereof; an insulating tape provided over the main surface of the semiconductor chip, the insulating tape having a top surface and an opposing, rear surface facing towards the main surface of the semiconductor chip; a plurality of leads provided between the insulating tape and the main surface of the semiconductor chip and formed of copper as a core material, each of the plurality of leads having a first portion formed on the rear surface of the insulating tape and a second portion protruding outwardly from an edge of the insulating tape and being electrically connected to a corresponding external terminal of the plurality of external terminals; an elastic layer provided between the main surface of the semiconductor chip and the insulating tape in a manner to expose the plurality of external terminals; and an insulating layer formed between the elastic layer and the insulating tape and having a first part located under the plurality of leads and a second part located under a part of the rear surface of the insulating tape on which the plurality of leads are not formed, wherein a thickness of the second part of the insulating layer is greater than a thickness of the plurality of leads in a thickness direction of the semiconductor chip.
- 2. A semiconductor device according to claim 1, wherein a plurality of bump electrodes are formed on the first portions of the plurality of leads, the plurality of bump electrodes being electrically connected to the first portions of the leads via openings formed in the insulating tape.
- 3. A semiconductor device according to claim 2,wherein the insulating layer has compensating protrusions in the second part due to the plurality of leads in the thickness direction of the semiconductor chip.
- 4. A semiconductor device comprising:a semiconductor chip having a plurality of semiconductor elements and a plurality of external terminals formed in a main surface thereof; an elastic layer provided over the semiconductor chip; a wiring substrate comprised of an insulating tape and a plurality of leads provided between the insulating tape and the elastic layer; an insulation layer formed between the elastic layer and the wiring substrate; wherein the plurality of leads are electrically connected with the external terminals of the semiconductor chip; and wherein the insulation layer has a first part thereof formed over the leads which is thinner than a second part thereof formed over gaps between the leads.
- 5. A semiconductor device according to claim 4,wherein the wiring substrate has a main surface and a rear surface, a plurality of dimples are formed on the rear surface at the gaps of the leads, and wherein the rear surface of the wiring substrate is facing towards the elastic layer.
- 6. A semiconductor device according to claim 5,wherein the dimples are buried with the insulation layer.
- 7. A semiconductor device according to claim 4, further comprising a plurality of bump electrodes which are electrically connected with the external terminals, via the leads, and are formed over the semiconductor chip via the elastic layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-66637 |
Mar 1996 |
JP |
|
Parent Case Info
This is a continuation of U.S. application Ser. No. 09/449,834, filed Nov. 26, 1999, which, in turn, is a continuation of U.S. application Ser. No. 08/822,933, filed Mar. 21, 1997 now abandonded, and the disclosures of which are incorporated herein by reference.
US Referenced Citations (17)
Number |
Name |
Date |
Kind |
4246595 |
Noyori et al. |
Jan 1981 |
A |
5148265 |
Khandros et al. |
Sep 1992 |
A |
5148266 |
Khandros et al. |
Sep 1992 |
A |
5258330 |
Khandros et al. |
Nov 1993 |
A |
5346861 |
Khandros et al. |
Sep 1994 |
A |
5347159 |
Khandros et al. |
Sep 1994 |
A |
5398863 |
Grube et al. |
Mar 1995 |
A |
5448114 |
Kondoh et al. |
Sep 1995 |
A |
5602059 |
Horiuchi et al. |
Feb 1997 |
A |
5663106 |
Karavakis et al. |
Sep 1997 |
A |
5679977 |
Khandros et al. |
Oct 1997 |
A |
5682061 |
Khandros et al. |
Oct 1997 |
A |
5685885 |
Khandros et al. |
Nov 1997 |
A |
5706174 |
Distefano et al. |
Jan 1998 |
A |
5757078 |
Matsuda et al. |
May 1998 |
A |
5777391 |
Nakamura et al. |
Jul 1998 |
A |
5801446 |
Distefano et al. |
Sep 1998 |
A |
Foreign Referenced Citations (7)
Number |
Date |
Country |
6-181236 |
Dec 1992 |
JP |
6-504408 |
May 1994 |
JP |
7-321244 |
Dec 1995 |
JP |
8-78574 |
Mar 1996 |
JP |
8-070082 |
Mar 1996 |
JP |
9-181209 |
Jul 1997 |
JP |
9-246417 |
Sep 1997 |
JP |
Non-Patent Literature Citations (3)
Entry |
“Electronic Material”, Apr. 1, 1995 (Heisei 7), Susumu Honda, pp. 28-28. |
“Nikkei Microdevice”, Feb. 1, 1995, by Nikkei BPCO, pp. 96-97. |
“Nikkei Microdevice”, May 1, 1994, pp. 98-102. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/449834 |
Nov 1999 |
US |
Child |
09/764378 |
|
US |
Parent |
08/822933 |
Mar 1997 |
US |
Child |
09/449834 |
|
US |