Claims
- 1. A semiconductor device comprising:a semiconductor chip having a main surface, and a plurality of external terminals formed on the main surface; an elastic layer provided over the main surface of the semiconductor chip; a wiring substrate provided over the elastic layer and comprising an insulating substrate, a plurality of wirings and a plurality of bump lands; and a plurality of bump electrodes formed on the plurality of bump lands, wherein each of the elastic layer and the insulating substrate has a central portion and a peripheral protrusion, the central portion corresponds to the part thereof overlying the main surface of the semiconductor chip, and the peripheral protrusion corresponds to the peripheral part thereof extended outwardly from the peripheral circumference of the main surface of the semiconductor chip, wherein all of the bump electrodes, electrically connected with the external terminals through the bump lands, are arranged on the central portion of the insulating substrate through the elastic layer, and wherein the plurality of bump lands are electrically connected with the plurality of external terminals through the plurality of wirings.
- 2. A semiconductor device according to claim 1, wherein a plurality of semiconductor elements are formed on the main surface of the semiconductor chip.
- 3. A semiconductor device according to claim 2, wherein an opening is provided in the elastic layer and in the insulating substrate over the plurality of external terminals, and further comprising:a plurality of flexible leads electrically connecting the plurality of wirings and the plurality of external terminals in the opening.
- 4. A semiconductor device according to claim 3, wherein the plurality of wirings and the plurality of bump lands are dispersed at both of opposing sides of the opening on the central portions.
- 5. A semiconductor device according to claim 4, wherein the peripheral protrusion of the insulating substrate is protruding outwardly from that of the elastic layer.
- 6. A semiconductor device according to claim 5, wherein the insulating substrate comprises polyimide resin film.
- 7. A semiconductor device according to claim 4, wherein the opening has an elongated shape corresponding to arrangement of the plurality of external terminals.
- 8. A semiconductor device according to claim 7, wherein the plurality of external terminals are arranged in a row or column centrally on the main surface of the semiconductor chip.
- 9. A semiconductor device according to claim 1, wherein the peripheral protrusion of the insulating substrate is protruding outwardly from that of the elastic layer.
- 10. A semiconductor device according to claim 9, wherein the insulating substrate comprises polyimide resin film.
- 11. A semiconductor device according to claim 1,wherein the length of the peripheral protrusion from the peripheral circumference of the main surface in a plan view is smaller than a minimum pitch of the bump electrodes.
- 12. A semiconductor device according to claim 1,wherein the distance between the peripheral circumference of the main surface of the chip and the end of the peripheral protrusion of the wiring substrate, in a plan view, is smaller than a minimum pitch of the bump electrodes.
- 13. A semiconductor device comprising:a semiconductor chip having a quadrangular main surface, and a plurality of external terminals formed on the main surface; an elastic layer provided over the main surface of the semiconductor chip; a wiring substrate provided over the elastic layer and comprising an insulating substrate, a plurality of wirings and a plurality of bump lands; and a plurality of bump electrodes formed on the plurality of bump lands, wherein each of the elastic layer and the insulating substrate has a central portion and a peripheral protrusion, the central portion corresponds to the part thereof overlying the main surface of the semiconductor chip, and the peripheral protrusion corresponds to the peripheral part thereof extended outwardly from all sides of the quadrangular main surface of the semiconductor chip, wherein the plurality of bump lands are electrically connected with the plurality of external terminals through the plurality of wirings, and wherein all of the bump electrodes, electrically connected with the external terminals through the bump lands, are arranged on the central portion of the insulating substrate through the elastic layer.
- 14. A semiconductor device according to claim 13, wherein a plurality of semiconductor elements are formed on the main surface of the semiconductor chip.
- 15. A semiconductor device according to claim 14, wherein an opening is provided in the elastic layer and in the insulating substrate over the plurality of external terminals, and further comprising:a plurality of flexible leads electrically connecting the plurality of wirings and the plurality of external terminals in the opening.
- 16. A semiconductor device comprising:a semiconductor chip having a main surface, a rear surface and a peripheral surface, at an end side of the chip, extending between the main and rear surfaces, a plurality of semiconductor elements and a plurality of external terminals being provided on the main surface; an elastic layer provided over the main surface of the semiconductor chip, the elastic layer having a peripheral circumference provided outside of the peripheral surface of the semiconductor chip; and a wiring substrate provided over the elastic layer and comprising an insulating tape and a plurality of leads, wherein the insulating tape has a peripheral circumference provided outside of the peripheral circumference of the elastic layer, wherein the plurality of leads are formed on one surface of the insulating tape, each of the leads having a first portion formed on a top surface of the insulating tape and a second portion electrically connected to a corresponding one of the external terminals, wherein a plurality of bump electrodes are formed on the first portions of the leads, respectively, and wherein all of the bump electrodes, formed on the first portions of the leads, are arranged over a plan view area of the main surface bounded by the peripheral surface of the chip.
- 17. A semiconductor device according to claim 16, wherein the plurality of external terminals are arranged as at least one of a row and column on the main surface of the semiconductor chip.
- 18. A semiconductor device according to claim 16, wherein an opening is provided at least in the elastic layer conforming to arrangement of the plurality of external terminals.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-66637 |
Mar 1996 |
JP |
|
Parent Case Info
This is a continuation of U.S. application Ser. No. 09/449,834, filed Nov. 26, 1999, U.S. Pat. No. 6,342,726 which, in turn, is a continuation of U.S. application Ser. No. 08/822,933, filed Mar. 21, 1997, abandoned and the disclosures of which are incorporated herein by reference.
US Referenced Citations (21)
Number |
Name |
Date |
Kind |
4246595 |
Noyori et al. |
Jan 1981 |
A |
5040052 |
McDavid |
Aug 1991 |
A |
5148265 |
Khandros et al. |
Sep 1992 |
A |
5148266 |
Khandros et al. |
Sep 1992 |
A |
5191404 |
Wu et al. |
Mar 1993 |
A |
5258330 |
Khandros et al. |
Nov 1993 |
A |
5272664 |
Alexander et al. |
Dec 1993 |
A |
5346861 |
Khandros et al. |
Sep 1994 |
A |
5347159 |
Khandros et al. |
Sep 1994 |
A |
5398863 |
Grube et al. |
Mar 1995 |
A |
5448114 |
Kondoh et al. |
Sep 1995 |
A |
5602059 |
Horiuchi et al. |
Feb 1997 |
A |
5659952 |
Kovac et al. |
Aug 1997 |
A |
5679977 |
Khandros et al. |
Oct 1997 |
A |
5682061 |
Khandros et al. |
Oct 1997 |
A |
5685885 |
Khandros et al. |
Nov 1997 |
A |
5706174 |
Distefano et al. |
Jan 1998 |
A |
5757078 |
Matsuda et al. |
May 1998 |
A |
5777391 |
Nakamura et al. |
Jul 1998 |
A |
5801446 |
Distefano et al. |
Sep 1998 |
A |
5834339 |
Distefano et al. |
Nov 1998 |
A |
Foreign Referenced Citations (10)
Number |
Date |
Country |
0701 278 |
Mar 1996 |
EP |
6-181236 |
Dec 1992 |
JP |
6-504408 |
May 1994 |
JP |
7-321244 |
Dec 1995 |
JP |
8-78574 |
Mar 1996 |
JP |
8-070082 |
Mar 1996 |
JP |
408236586 |
Nov 1996 |
JP |
9-181209 |
Jul 1997 |
JP |
9-246417 |
Sep 1997 |
JP |
11-054534 |
Feb 1999 |
JP |
Non-Patent Literature Citations (3)
Entry |
“Electronic Material”, Apr. 1, 1995 (Heisei 7), Susumu Honda, pp. 28-28. |
“Nikkei Microdevice”, Feb. 1, 1995, by Nikkei BPCO, pp. 96-97. |
“Nikkei Microdevice”, May 1, 1994, pp. 98-102. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/449834 |
Nov 1999 |
US |
Child |
09/765376 |
|
US |
Parent |
08/822933 |
Mar 1997 |
US |
Child |
09/449834 |
|
US |