Claims
- 1. A method of manufacturing a semiconductor device comprising the steps of:(a) preparing a structure having a semiconductor chip, a wiring substrate and an elastic layer, the semiconductor chip having a plurality of semiconductor elements and a plurality of external terminals formed on a main surface thereof, the wiring substrate including a plurality of wirings, the wiring substrate and the elastic layer protruding beyond an outer edge of the main surface of the semiconductor chip, and the elastic layer being positioned between the wiring substrate and the main surface of the semiconductor chip in a thickness direction of the semiconductor chip, wherein, the step (a) further contains a step of forming the elastic layer by printing; (b) electrically connecting the plurality of wirings with the plurality of external terminals, respectively; and (c) after the step (b), cutting the wiring substrate together with the elastic layer to form peripheral edges thereof, respectively, outside of the outer periphery of the semiconductor chip.
- 2. A method of manufacturing a semiconductor device according to claim 1,wherein the structure prepared in step (a) is such that the plurality of external terminals on the main surface of the semiconductor chip are not covered by the wiring substrate, and the plurality of wirings include a plurality of leads, and wherein the step (b) includes the step of connecting the leads with the plurality of external terminals through the opening, respectively.
- 3. A method of manufacturing a semiconductor device according to claim 2, wherein, in step (c), the wiring substrate and the elastic layer are cut along a same cutting line.
- 4. A method of manufacturing according to claim 1, wherein, in step (c), the wiring substrate and the elastic layer are cut along a same cutting line.
- 5. A method of manufacturing a semiconductor device comprising the steps of:(a) preparing a wiring substrate having an insulating tape, a plurality of leads and a film-shaped elastic layer, wherein the step (a) further contains a step of forming the elastic layer by printing; (b) preparing a semiconductor chip having a plurality of semiconductor elements and a plurality of external terminals formed at a main surface thereof; (c) mounting the main surface of the semiconductor chip to the wiring substrate through the film-shaped elastic layer; (d) after the step (c), electrically connecting each of the leads with individual ones of the external terminals, respectively; (e) after the step (d), encapsulating the external terminals by resin; and (f) forming a plurality of bump electrodes on each of the first portion of the leads.
- 6. A method of manufacturing a semiconductor device according to claim 5, wherein the step (c) comprises the step of appending the film-shaped elastic layer to the main surface of the semiconductor chip by adhesion.
- 7. A method of manufacturing a semiconductor device according to claim 5,wherein each of the plurality of leads has a protruding portion extending beyond an edge of the wiring substrate, and wherein the step (c) comprises the step of aligning the protruding portion of each of the leads with corresponding ones of the plurality of external terminals.
- 8. A method of manufacturing a semiconductor device according to claim 7, wherein the step (c) comprises the step of appending the film-shaped elastic layer to the main surface of the semiconductor chip by adhesion.
- 9. A method of manufacturing a semiconductor device according to claim 5,wherein each of the plurality of leads has a protruding portion extending beyond an edge of the wiring substrate, and wherein the step (d) comprises the step of connecting the protruding portion of each of the leads to individual ones of the external terminals of the semiconductor chip.
- 10. A method of manufacturing a semiconductor device according to claim 9, wherein the step (c) comprises the step of appending the film-shaped elastic layer to the main surface of the semiconductor chip by adhesion.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-66637 |
Mar 1996 |
JP |
|
Parent Case Info
This is a continuation of U.S. application Ser. No. 09/768,451, filed Jan. 25, 2001, and now U.S. Pat. No. 6,355,500, which, in turn, is a divisional U.S. application Ser. No. 09/449,834, filed Nov. 26, 1999, now U.S. Pat. No. 6,342,726, and which, in turn, is a continuation of U.S. application Ser. No. 08/822,933, filed Mar. 21, 1997, now abandoned; and the disclosures of all of which are incorporated herein by reference.
US Referenced Citations (38)
Foreign Referenced Citations (12)
Number |
Date |
Country |
0701 278 |
Mar 1996 |
EP |
03-057248 |
Mar 1991 |
JP |
6-181236 |
Dec 1992 |
JP |
6-504408 |
May 1994 |
JP |
7-321244 |
Dec 1995 |
JP |
8-70062 |
Mar 1996 |
JP |
8-78574 |
Mar 1996 |
JP |
8-070082 |
Mar 1996 |
JP |
08-236586 |
Sep 1996 |
JP |
9-181209 |
Jul 1997 |
JP |
9-246417 |
Sep 1997 |
JP |
11-054534 |
Feb 1999 |
JP |
Non-Patent Literature Citations (3)
Entry |
“Electronic Material”, Apr. 1, 1995 (Hesei 7), Susumu Honda, pp. 28-28. |
“Nikkei Microdevice”, Feb. 1, 1995, by Nikkei BPCO, pp. 96-97. |
“Nikkei Microdevice”, May 1, 1994, pp. 98-102. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/768451 |
Jan 2001 |
US |
Child |
10/058711 |
|
US |
Parent |
08/822933 |
Mar 1997 |
US |
Child |
09/449834 |
|
US |