Claims
- 1. A method of manufacturing a semiconductor device comprising the steps of:(a) providing a semiconductor chip having a plurality of semiconductor elements and a plurality of external terminals formed on a main surface thereof; (b) providing a wiring substrate having a plurality of wirings and an opening, the windings are revealed on a main surface of the wiring substrate and a layer having adhesion is applied on a rear surface of the wiring substrate, opposite of the main surface thereof, wherein the step (b) comprises a step of forming the layer on the rear surface of the wiring substrate by printing; (c) adhering the main surface of the semiconductor chip on the rear surface of the wiring substrate by way of the layer as the layer is protruding from an outer periphery of the semiconductor chip; (d) electrically connecting the plurality of wirings with the plurality of external terminals through the opening, respectively, and (e) after the step (d), cutting the wiring substrate together with the layer to form outer peripheries thereof outside of the outer periphery of the semiconductor chip.
- 2. A method of manufacturing a semiconductor device comprising the steps of:(a) providing a semiconductor chip having a plurality of semiconductor elements and a plurality of external terminals formed on a main surface thereof; providing a wiring substrate, comprised of a polyimide tape, having a plurality of wirings and an opening, the wirings are revealed on a main surface of the wiring substrate and a layer having adhesion and a thickness larger than that of the wiring substrate is applied on a rear surface of the wiring substrate, opposite of the main surface thereof; wherein the step (b) comprises a step of forming the layer on the rear surface of the wiring substrate by printing, (c) adhering the main surface of the semiconductor chip on the rear surface of the wiring substrate by way of the layer as the layer is protruding from an outer periphery of the semiconductor chip; (d) electrically connecting the plurality of wirings with the plurality of external terminals through the opening, respectively, and (e) after the step (d), cutting the wiring substrate together with the layer to form outer peripheries thereof outside of the outer periphery of the semiconductor chip, wherein the wiring substrate and the layer are cut along a same cutting line.
- 3. A method of manufacturing a semiconductor device according to claim 2, wherein the step (d) comprises a step of electrically connecting individual ones of the plurality of wirings with corresponding ones of the plurality of external terminals by using ones of a plurality of Au wires.
- 4. A method of manufacturing a semiconductor device according to claim 2, wherein the step (d) comprises a step of electrically connecting individual ones of the plurality of wirings with corresponding ones of the plurality of external terminals through ones of a plurality of leads.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-66637 |
Mar 1996 |
JP |
|
Parent Case Info
This is a continuation of U.S. application Ser. No. 09/768,451, filed Jan. 25, 2001, and now U.S. Pat. No. 6,355,500, which, in turn, is a divisional of U.S. application Ser. No. 09/449,834, filed Nov. 26, 1999, now U.S. Pat. No. 6,342,726, and which, in turn, is a continuation of U.S. application Ser. No. 08/822,933, filed Mar. 21, 1997, now abandoned; and the disclosures of all of which are incorporated herein by reference.
US Referenced Citations (38)
Foreign Referenced Citations (10)
Number |
Date |
Country |
0701 278 |
Mar 1996 |
EP |
6-181236 |
Dec 1992 |
JP |
6-504408 |
May 1994 |
JP |
7-321244 |
Dec 1995 |
JP |
8-78574 |
Mar 1996 |
JP |
8-070082 |
Mar 1996 |
JP |
08-236586 |
Sep 1996 |
JP |
9-181209 |
Jul 1997 |
JP |
9-246417 |
Sep 1997 |
JP |
11-054534 |
Feb 1999 |
JP |
Non-Patent Literature Citations (3)
Entry |
“Electronic Material”, Apr. 1, 1995 (Hesei 7), Susumu Honda, pp. 28-28. |
“Nikkei Microdevice”, Feb. 1, 1995, by Nikkei BPCO, pp. 96-97. |
“Nikkei Microdevice”, May 1, 1994, pp. 98-102. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/768451 |
Jan 2001 |
US |
Child |
10/058319 |
|
US |
Parent |
08/822933 |
Mar 1997 |
US |
Child |
09/449834 |
|
US |