The present invention relates to a semiconductor device including a through via and a method of manufacturing the same, a wiring board including a through via and a method of manufacturing the same, a semiconductor package which comprises such a semiconductor device, or such a wiring board, or both such a semiconductor and such a wiring board, and an electronic device which comprises this semiconductor package.
With increasingly higher performance of electronic devices, a growing need exists for semiconductor devices having higher densities. In recent years, to respond to this need, strong progress has been made in developing semiconductor packages that incorporate high density by building a plurality of semiconductor chips into a single package, i.e., so-called multi-chip packages. Among these multi-chip packages, a stack type multi-chip package, which includes a plurality of semiconductor chips stacked in a thickness direction, is widely used because it can realize both an increase in performance and a reduction in the size of a semiconductor device. Also, in order to further increase the performance and reduce the size of the stack type multi-chip package, there has been developed a semiconductor package which is configured to three-dimensionally connect semiconductor chips to each other by interconnecting surface electrodes of one semiconductor chip with back electrodes of another semiconductor chip through a via which is formed through the semiconductor chip (for example, see Japanese Patent Application Laid-open No. 2001-60654 and Japanese Patent Application Laid-open No. 2000-260934).
Generally, solder, conductive adhesive, and the like are used as conductive material 103 that is filled in throughholes 106. When solder is used as conductive material 103, electric resistance within the through vias can be reduced and can provide a large bonding force. On the other hand, when a conductive adhesive is used as conductive material 103, heating is not required, thus making it possible to simplify the process and avoid damage due to heat. Since each semiconductor chip can be electrically connected without using wires by designing semiconductor package 100 into such a structure, a reduction in size and thickness and an increase in frequency can be accomplished as compared with conventional methods.
Japanese Patent Application Laid-open No. 2001-60654 also discloses a semiconductor package in which through vias are formed in a plurality of semiconductor devices after the semiconductor devices have been stacked, rather than a plurality of semiconductor devices in which through vias have been previously formed before the semiconductor devices are stacked.
On the other hand, semiconductor package 120 illustrated in
Semiconductor packages 110, 120 structured as illustrated in
Further, Japanese Patent Application Laid-open No. 2001-60654 also discloses a semiconductor device which includes through vias which are constructed by filling throughholes with a conductive adhesive as a conductive material.
As a method of forming through vias, other than the method described above, there is also a method which forms a seed layer, which excels in adherence, on the inner surfaces of throughholes by a CVD (Chemical Vapor Deposition) method, a sputtering method, or the like, and then filling a interior of the throughholes with a conductive material such as a metal by electrolytic plating.
However, the aforementioned related art has problems described below. For example, with through vias filled with a conductive adhesive in throughholes, a significant amount of resin is contained in the conductive adhesive, giving rise to the problem that there is an extremely large electric resistance, as compared with a metal film, which is difficult to reduce. Also, the conductive adhesive hardens and contracts when it hardens, which leads to another problem in which it is difficult to increase the thickness, thus making it difficult to fill the entire throughholes with conductive adhesive.
According to a method which combines a CVD method or a sputtering method with electrolytic plating, it is possible to form a highly adhesive conductive film on the inner surfaces of throughholes. However, a problem arises in that the through vias cannot be formed at a low cost because the CVD method and sputtering method require expensive facilities.
On the other hand, non-electrolytic plating is characterized by the ability to form a conductive film on the inner surfaces of throughholes at a low cost because it does not use expensive facilities. Disadvantageously, however, this method cannot form a highly adherent conductive film and creates a connection that has extremely low reliability, as compared with deposition methods such as the CVD method, sputtering method, and the like. In particular, a through via formed through a semiconductor chip has a conductive layer, which has a relatively large thickness, on a thin insulating layer formed on the inner surface of a throughhole, thus giving rise to a problem in which the conductive layer tends to peel off due to residual stress of the film itself and due to thermal stress caused by a difference in the coefficient of thermal expansion between the semiconductor substrate and the conductive layer.
In view of the problems described above, it is an object of the present invention to provide a reliable semiconductor device which includes a conductive layer that is formed on the inner surfaces of throughholes and that is hard to peel off, and a method of manufacturing the same, a wiring board and a method of manufacturing the same, a semiconductor package, and an electronic device.
A semiconductor device of the present invention is characterized by comprising a semiconductor substrate, a first terminal pad formed on a surface of the semiconductor substrate, a throughhole extending through the first terminal pad and the semiconductor substrate in a thickness direction thereof, a buffer layer made of a resin and formed to extend from an inner surface of the throughhole to the surface of the semiconductor substrate, and a conductive layer formed to cover the buffer layer.
A wiring board of the present invention is characterized by comprising a wiring board body, a first terminal pad formed on a surface of the wiring board body, a throughhole extending through the first terminal pad and the wiring board body in a thickness direction thereof, a buffer layer made of a resin and formed to extend from an inner surface of the throughhole to the surface of the wiring board body, and a conductive layer formed to cover the buffer layer.
According to the semiconductor device or the wiring board of the present invention in the configurations as described above, since the buffer layer made of a resin is formed-between the insulating layer and the conductive layer, the conductive layer can be prevented from peeling off due to thermal stress caused by a difference in the coefficient of thermal expansion between the semiconductor substrate or the wiring board body and the conductive layer, and due to residual stress upon formation of the conductive layer, thereby improving reliability.
In these configurations, the buffer layer may comprise a conductive resin which contains a metal filler, and the buffer layer may intervene between the conductive layer and the first terminal pad, such that the conductive layer and the first terminal pad are electrically connected through the buffer layer. This increases the adherence of the buffer layer with the inner surface of the throughhole and the conductive layer, thus improving the effect of preventing the conductive layer from peeling off. Also, the conductive layer may extend from above the buffer layer to the first terminal pad, and the conductive layer may be directly in contact with the first terminal pad. In this way, resistance can be reduced within the throughhole. Further, the conductive layer may be formed of the same metal as metal filler or an alloy which includes the same metal as metal filler. Furthermore, the metal filler may include a material whose catalytic activity affects a reducing agent of non-electrolytic plating. This further improves adherence of the conductive layer with the buffer layer. Furthermore, the metal filler may have a grain diameter of 1 μm or less. In this way, the buffer layer can be readily formed even if the throughhole has a small diameter.
Alternatively, the buffer layer may have insulating properties, and the conductive layer may extend from above the buffer layer to the first terminal pad, and the conductive layer may directly in contact with the first terminal pad. In this way, since general resin can be used as the buffer layer, the material can be chosen from wider range of materials, and the cost can be reduced. Preferably, the buffer layer has asperities which are formed on a surface closer to the conductive layer. This can improve adherence of the buffer layer with the conductive layer.
In this semiconductor device or wiring board, an insulating layer formed on the inner surface of the throughhole may intervene between the buffer layer and the inner surface of the throughhole. Also, when a second terminal pad is formed at a position on the back surface of the semiconductor substrate or wiring board body, in alignment to the first terminal pad, the throughhole may be formed to extend through the first terminal pad, the semiconductor substrate or wiring board body, and the second terminal pad, and the buffer layer may be formed to extend from the inner surface of the throughhole to both the front and back surfaces of the semiconductor substrate or wiring board body. In other words, the buffer layer may be formed to cover at least part of the first terminal pad, at least part of the second terminal pad, and the insulating layer. In this event, the conductive layer may extend from above the buffer layer to the second terminal pad, and the conductive layer may be directly in contact with the second terminal pad. In this way, resistance can be reduced within the throughhole.
Further, when the buffer layer is formed of a resin whose elastic modulus is 1 Gpa or less, the conductive layer can be largely prevented from peeling off due to thermal stress and residual stress, thereby further improving reliability. Furthermore, the conductive layer may be formed in a tubular shape. This can reduce manufacturing time and cost.
A semiconductor package of the present invention is characterized by comprising a plurality of semiconductor devices in the configuration described above, which are stacked therein. Also, another semiconductor package of the present invention is characterized by comprising a plurality of wiring boards in the configuration described above, which are stacked therein, wherein the stacked wiring boards are electrically connected to at least one semiconductor device. In the present invention, reliability is improved more than in conventional semiconductor packages because of the use of the semiconductor device or wiring board which discourages the conductive layer from peeling off.
An electronic device of the present invention is characterized by comprising the semiconductor package described above. This electronic device is, for example, a mobile telephone, a notebook type personal computer, a desktop type personal computer, a liquid crystal device, an interposer, or a module.
A method of manufacturing a semiconductor device of the present invention is characterized by comprising the steps of forming a throughhole to extend through a semiconductor substrate and a terminal pad formed on a surface of the semiconductor substrate in a thickness direction thereof, forming a buffer layer made of a resin to extend from an inner surface of the throughhole to a surface of the terminal pad, and forming a conductive layer to cover the buffer layer.
A method of manufacturing a wiring board of the present invention is characterized by comprising the steps of forming a throughhole which extends through a wiring board body and a terminal pad formed on a surface of the wiring board body in a thickness direction thereof, forming a buffer layer made of a resin to extend from an inner surface of the throughhole to a surface of the terminal pad, and forming a conductive layer to cover the buffer layer.
According to these manufacturing methods, since the buffer layer made of a resin is formed between the insulating layer and conductive layer, the conductive layer can be prevented from peeling off due to thermal stress caused by a difference in the coefficient of thermal expansion between the semiconductor substrate or wiring board body and conductive layer, and due to residual stress upon formation of the conductive layer. Thus, it is possible to manufacture a highly reliable semiconductor device or wiring board.
The buffer layer may be formed of a conductive resin which contains a metal filler. Also, when metal filler includes a material whose catalytic activity affects to a reducing agent of non-electrolytic plating, the conductive layer can be formed by non-electrolytic plating. Further, the metal filler may have a grain diameter of 1 μm or less.
Alternatively, the buffer layer may be formed of an insulating resin, and the conductive layer may be formed to extend from above the buffer layer to the terminal pad, the conductive layer may be directly brought into contact with the terminal pad, and asperities may be formed on a surface of the buffer layer closer to the conductive layer.
Also, after forming the throughhole, an insulating layer may be formed on the inner surface of the throughhole, and a buffer layer may be formed on the insulating layer. Further, the buffer layer may be formed using a resin whose elastic modulus is 1 GPa or less. In this way, the conductive layer is less likely to peel off, thus improving reliability. Furthermore, the conductive layer may be formed by plating. In this way, the conductive layer can be formed at a low cost.
In the following, exemplary embodiments of the present invention will be described in a specific manner with reference to the accompanying drawings. First, a description will be given of a semiconductor device according to a first exemplary embodiment of the present invention.
As illustrated in
As illustrated in
The following description will be given of a method of manufacturing semiconductor device 10 of this exemplary embodiment.
Next, as illustrated in
In addition, throughholes of through vias formed through a semiconductor chip that is to be packaged generally have small diameters, for example, diameters of 100 μm or smaller in some cases. For forming such small-diameter vias, buffer layer 5 can be formed using a nano-paste which comprises metal filler 7 having a diameter of 1 μm or smaller and being dispersed in a resin, for example. In this way, buffer layer 5 can be readily formed even when throughholes 9 have a diameter of 100 μm or smaller. In this connection, the nano-paste can be sintered at relatively low temperatures equal to or lower than approximately 150° C.
Next, conductive layer 6 is formed to cover buffer layer 5 by electrolytic plating, non-electrolytic plating, or the like to form the semiconductor device illustrated in
Further, by using a material whose catalytic activity affects the reducing agent of non-electrolytic plating, for metal filler 7 included in buffer layer 5, adherence between buffer layer 5 and conductive layer 6 can be improved without performing special pre-processing. A material whose catalytic activity affects the reducing agent of non-electrolytic plating may be, for example, a metal having high catalytic activity performance such as Pd, Ni, Cu, Pt, Au, or the like, an alloy material thereof. However, even when a material without catalytic activity is used as metal filler 7, adherence with conductive layer 6 can be improved by performing Pd catalytic processing or the like as pre-processing of non-electrolytic plating. In this connection, the entirety of metal filler 7 need not have catalytic activity which affects the reducing agent of non-electrolytic plating, but a mixture of a metal having catalytic activity performance and a metal not having catalytic activity performance may be used as metal fillers 7. This is effective for reducing cost by limiting the amount of precious metal having high catalytic activity that is used, and for optimizing the adherence and dispersion of the binder with metal filler 7.
Generally, a conductive adhesive material which exhibits higher adherence contains a larger amount of resin, and fails to ensure a sufficient thickness due to contraction during hardening, so that when a throughhole is filled with conductive adhesive, the electric resistance increases within a through via. However, in semiconductor device 10 of this exemplary embodiment, conductive layer 6 made of a metal film is formed on buffer layer 5, which is formed of a conductive adhesive, by a low-cost deposition method such as non-electrolytic plating, electrolytic plating, or the like, so that electric resistance can be reduced within the through via. Also, since semiconductor device 10 of this exemplary embodiment is provided with buffer layer 5 between conductive layer 6 and insulating layer 4, stress can be alleviated between semiconductor substrate 1 and conductive layer 6 to improve reliability of the connection. In particular, when a resin having a low elastic modulus is used as a binder resin of the conductive adhesive which forms buffer layer 5, thermal stress can be alleviated between semiconductor substrate 1 and conductive layer 6, and residual stress can also be alleviated upon formation of conductive film 6.
Further, since buffer layer 5 is formed of a conductive adhesive which includes metal filler 7 which exhibits good adherence with conductive layer 6 and includes binder resin 8 which can ensure adherent strength to insulating layer 4, a good adherent strength can be provided for both insulating layer 4 and conductive layer 6. In particular, when a nano-paste is used as the conductive adhesive, with metal filler 7 having small grain diameters and dispersed in the resin, it is possible to form buffer layer 5 which excels in uniformity and adherence within a throughhole even if the throughhole has a small diameter.
When a metal whose catalytic activity affects the reducing agent of non-electrolytic plating, is used as metal filler 7, no pre-processing is required prior to the formation of conductive layer 6, conductive layer 6 can be deposited by low-cost non-electrolytic plating, and conductive layer 6 can be formed to have a high adherent strength with buffer layer 5. Since non-electrolytic plating exhibits excellent throwing power (uniform electrodeposition properties) to buffer layer 5, defective filling is less likely to occur, and voids are less likely to be formed, as compared with a conventional method in which throughholes are filled with conductive materials such as a soldering paste by printing. Consequently, the non-electrolytic plating can form conductive layer 6 which exhibits a high adherence strength and high reliability. In this event, when the same material as conductive layer 6 is used as metal filler 7, adherence can be further improved between buffer layer 5 and conductive layer 6.
In semiconductor device 10 of this exemplary embodiment, buffer layer 5 is formed of a conductive adhesive which has metal filler 7 dispersed in binder resin 8, but the present invention is not limited to such a construction. For example, instead of the conductive adhesive, a resin material may be used, which has a high adherence to insulating layer 4, though the resin material is not conductive. In this event, after roughening the surface of the buffer layer made of an insulating resin, conductive layer 6 is formed thereon, thereby making it possible to ensure a high adherence between the buffer layer and conductive layer 6 to provide a highly reliable semiconductor device. Likewise, in this semiconductor device, since the buffer layer is provided between conductive layer 6 and insulating layer 4, stress can be alleviated between semiconductor substrate 1 and conductive layer 6. Further, when a resin exhibiting a low elastic modulus is used as the resin material which forms the buffer layer, reliability of the resulting semiconductor device can be further improved.
Next, a description will be given of semiconductor device 20 according to a second exemplary embodiment of the present invention.
As illustrated in
Next, a description will be given of a method of manufacturing semiconductor device 20 of this exemplary embodiment. Semiconductor device 20 of this exemplary embodiment is formed in the following manner. First, similar to the steps illustrated in
Next, a description will be given of semiconductor device 30 according to a third exemplary embodiment of the present invention.
As illustrated in
Next, a description will be given of semiconductor device 40 according to a fourth exemplary embodiment of the present invention.
As illustrated in
A description will be given of a method of manufacturing semiconductor device 40 of this exemplary embodiment.
First, as illustrated in
When terminal pad 2a is provided only on one surface of semiconductor substrate 1 as semiconductor device 40 of this exemplary embodiment, thick semiconductor substrate 1 may be used, where the back surface is ground to a predetermined thickness after the through vias are formed. Accordingly, as compared with a semiconductor device 10 provided with terminal pads 2a, 2b on both surfaces like semiconductor device 10 illustrated in
Next, a description will be given of a semiconductor device according to a fifth exemplary embodiment of the present invention.
As illustrated in
Also, in semiconductor device 50, asperities are preferably formed on the surface of buffer layer 45, as illustrated in
A method of forming asperities on the surface of buffer layer 45 may be, for example, a method similar to the aforementioned semiconductor device 20 of the second exemplary embodiment, where after forming buffer layer 45 to cover insulating layer 4 and parts of terminal pads 2a and 2b, the surface of buffer layer 45 is roughened by processing based on potassium permanganate, plasma processing, or the like. Then, after a palladium catalyst layer is formed on buffer layer 45, conductive layer 16 is formed on buffer layer 45 by non-electrolytically plating a metal such as Pd, Ni, Cu, Pt, Au, or the like, or an alloy material thereof, to form semiconductor device 50. The configuration and advantages in semiconductor device 50 in this exemplary embodiment are similar to the aforementioned semiconductor device 10 of the first exemplary embodiment except for those described above.
Next, a description will be given of semiconductor package 60 according to a sixth exemplary embodiment of the present invention.
Because of the ability to mount a plurality of semiconductor devices 10 in a high density, semiconductor package 60 of this exemplary embodiment is suitable for use in electronic devices such as a mobile telephone, a notebook type personal computer, a desktop type personal computer, a liquid crystal device, an interposer, a module, and the like, and can make up highly reliable electronic devices which meet requirements for reduced size and thickness as well as higher frequencies. While a plurality of the aforementioned semiconductor devices 10 of the first exemplary embodiment are stacked in semiconductor package 60 of this exemplary embodiment, the present invention is not limited to such a construction, and any one or a plurality of the aforementioned semiconductor devices 20, 30, 40, and 50 of the second to fifth exemplary embodiments may be arbitrarily stacked, instead of semiconductor devices 10. In this case, similar advantages can be provided as well.
While the aforementioned first to fifth exemplary embodiments have been described in connection with semiconductor devices which have elements on the surface of semiconductor substrate 1, similar through vias can be formed through a wiring board which does not have elements, like an interposer board, to provide highly reliable wiring boards which can be stacked in multilayer construction.
While the aforementioned first to fifth exemplary embodiments have been described in connection with semiconductor devices which have elements on the surface of semiconductor substrate 1, similar through vias can be formed through a wiring board which does not have elements, like an interposer board, to provide highly reliable wiring boards which can be stacked in multilayer construction. When a plurality of wiring boards are stacked, the stacked wiring boards can be electrically connected to at least one semiconductor device to make up a semiconductor package.
The present invention is not limited to silicon-based wiring board, but can also be applied to a normal printed circuit board, an interposer board made of a flexible material and having wirings, and the like.
Since it has been conventionally difficult to form a conductive layer, which is hard to peel off, on the inner walls of throughholes of a silicon substrate, the present invention is most effective in forming such a conductive layer, which is hard to peel off, in throughholes of a silicon substrate. Also, the present invention is very effective even for throughholes of a resin substrate such as a printed circuit board in a situation in which a conductive layer may break and may cause a disconnection, as is the case with silicon substrate.
Number | Date | Country | Kind |
---|---|---|---|
2004-377760 | Dec 2004 | JP | national |
Number | Date | Country | |
---|---|---|---|
Parent | 11722702 | Jun 2007 | US |
Child | 13864119 | US |