Claims
- 1. A method of manufacturing a semiconductor device comprising:
- an electrode forming step of forming, on a main surface of a first semiconductor chip having a first functional element, a first testing electrode for testing an electric characteristic of said first functional element and a first connecting electrode occupying an area smaller than the area occupied by said first testing electrode and electrically connected to said first functional element, while forming, on a main surface of a second semiconductor chip having a second functional element, a second testing electrode for testing an electric characteristic of said second functional element and a second connecting electrode occupying an area smaller than the area occupied by said second testing electrode and electrically connected to said second functional element;
- a bump forming step of forming a bump on at least one of said first connecting electrode and said second connecting electrode;
- a bonding step of bonding said first connecting electrode to said second connecting electrode via said bump; and
- an integrating step of integrating said first semiconductor chip and said second semiconductor chip by using an insulating resin interposed therebetween, with the respective main surfaces thereof being opposed to each other.
- 2. A method of manufacturing a semiconductor device according to claim 1, wherein
- said bump forming step includes a step of forming, integrally with a tip portion of said bump, a clearance adjustment for eliminating variations in the clearance between a tip surface of said bump and said first or second connecting electrode opposed to said bump or in the clearance between said adjacent bumps.
- 3. A method of manufacturing a semiconductor device according to claim 2, wherein
- said bump forming step includes a step of forming said clearance adjusting bump made of a soft metal on the tip portion of said bump.
- 4. A method of manufacturing a semiconductor device according to claim 2, wherein
- said bump forming step includes a step of forming said clearance adjusting bump on the tip portion of said bump by preliminarily forming said clearance adjusting bump on a plane surface of a substrate and then pressing said bump against said clearance adjusting bump such that said clearance adjusting bump is transferred onto said bump.
- 5. A method of manufacturing a semiconductor device according to claim 1, wherein
- said electrode forming step includes a step of forming said second testing electrode on, of said second semiconductor chip larger than said first semiconductor chip, a peripheral region not facing said first semiconductor chip.
- 6. A method of manufacturing a semiconductor device according to claim 1, wherein
- said bump forming step includes a step of forming said bump by electroless plating.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-328519 |
Dec 1995 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 08/767,778, filed Dec. 17, 1996 now U.S. Pat. No. 5,734,199.
US Referenced Citations (13)
Foreign Referenced Citations (2)
Number |
Date |
Country |
57-122542 |
Jul 1982 |
JPX |
4-340758 |
Nov 1992 |
JPX |
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure Bulletin, "Multi Level Alloy Joining System for Semiconductor Dig", vol. 21, No. 2, Dec. 1978 pp. 2743-2746. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
767778 |
Dec 1996 |
|