Claims
- 1. A method for providing a semiconductor device encapsulation assembly comprising the steps of:
- providing a protective outer structure having a base and surrounding walls which form an internal cavity open at one end and otherwise sealed;
- providing a plurality of conductor paths on said base such that some of these paths are within said cavity;
- mounting a semiconductor device on said base such that said semiconductor device is in said cavity;
- providing electrical connections for electrically connecting said semiconductor device to said plurality of conductor paths on said base, said cavity with said base, said surrounding walls, said conductor paths, said semiconductor device and said provided electrical connections forming a pre-existing assembly; and
- applying in an initial liquid form within said cavity in said are-existing assembly an encapsulation material which completely covers said semiconductor device and said electrical connections, wherein said encapsulation material comprises a thixotropic flurosiloxane material.
- 2. A method according to claim 1 wherein said semiconductor device is a pressure transducer.
- 3. A method according to claim 2 which includes the step of curing said encapsulation material after its application to said semiconductor device and said electrical connection means.
- 4. A method according to claim 3 wherein said step of providing said protective outer structure includes the step of soldering said base to said walls to form a hermetic seal.
- 5. A method according to claim 4 wherein said electrical connections comprise a plurality of wire bonds from bonding pads on a top surface of said semiconductor device to said conductor paths.
- 6. A method according to claim 5 wherein the step of mounting said semiconductor device in said cavity on said base comprises the step of mounting and bonding a bottom surface of said semiconductor device to metalization on said base.
- 7. A method according to claim 6 wherein said applied encapsulation material comprises a mixture of polyfluorosiloxane and fumed silica.
- 8. A method according to claim 1 wherein said thixotropic encapsulation material includes fumed silica.
- 9. A method according to claim 8 wherein said encapsulation material comprises a mixture of said flurosiloxane material and fumed silica in an approximate 100; 2-4 ratio by weight.
- 10. A method according to claim 1 wherein said applying step comprises applying said thixotropic encapsulation material directly in contact with said semiconductor device.
Parent Case Info
This is a division of copending application Ser. No. 07/749,756, filed on Aug. 26, 1991 U.S. Pat. No. 5,258,650.
US Referenced Citations (12)
Non-Patent Literature Citations (1)
Entry |
IBM Tech Disclosure Bulletin vol. 7, No. 10, Mar. 1965, p. 860 by S. Merrin et al. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
749756 |
Aug 1991 |
|